Skip to main content

2014 | OriginalPaper | Buchkapitel

A 0.5 V Divider-by-2 with Forward-Body Bias Technique for Wireless Sensor Networks

verfasst von : Lidan Wang, Zhiqun Li

Erschienen in: Unifying Electrical Engineering and Electronics Engineering

Verlag: Springer New York

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

As the CMOS technology scaling into nanometer and the power supply voltage decrease, low-voltage circuit design becomes a challenge. A divider-by-2 with 0.5 V power supply implemented in TSMC 0.13 μm 1P8M CMOS process is designed to produce 2.4 ~ 2.5 GHz quad-signals for Wireless Sensor Networks (WSN). To reduce the threshold voltage of transistors, low-threshold (LT) NMOS transistor in Deep-N-Well (DNW) with Forward-Body Bias technique is used in the circuits. The design of layout with DNW and isolation of the bulk of the LT NMOS with the substrate are explained in this chapter. The post-simulated operating frequency range is 2.5 ~ 7 GHz and the power consumption is 0.9 mW at 5 GHz.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Ayers J, Mayaram K, Fiez TS (2010) An ultralow-power receiver for wireless sensor networks. IEEE J Solid State Circuits 45(9):1759–1769CrossRef Ayers J, Mayaram K, Fiez TS (2010) An ultralow-power receiver for wireless sensor networks. IEEE J Solid State Circuits 45(9):1759–1769CrossRef
2.
Zurück zum Zitat Leenaerts DMW, Vaucher CS, Bergveld HJ, Thompson M, Moore K (2003) A 15-mW fully integrated I/Q synthesizer for Bluetooth in 0.18-μm CMOS. IEEE J Solid State Circuits 38(7):1155–1162CrossRef Leenaerts DMW, Vaucher CS, Bergveld HJ, Thompson M, Moore K (2003) A 15-mW fully integrated I/Q synthesizer for Bluetooth in 0.18-μm CMOS. IEEE J Solid State Circuits 38(7):1155–1162CrossRef
3.
Zurück zum Zitat Myeungsu K, Kwengmook L, Yongil K, Joonhyung L, Park TJ (2007) 5-GHz frequency synthesizer with auto-calibration loop. In: IEEE Radio Frequency Integrated Circuits (RFIC) Symposium. pp 713–716 Myeungsu K, Kwengmook L, Yongil K, Joonhyung L, Park TJ (2007) 5-GHz frequency synthesizer with auto-calibration loop. In: IEEE Radio Frequency Integrated Circuits (RFIC) Symposium. pp 713–716
4.
Zurück zum Zitat Enz CC, Baborowski J, Chabloz J, Kucera M, Muller C, Ruffieux D, Scolari N (2007) Ultra low-power MEMS-based radio for wireless sensor networks. In: Eighteenth European conference on circuit theory and design. pp 320–331 Enz CC, Baborowski J, Chabloz J, Kucera M, Muller C, Ruffieux D, Scolari N (2007) Ultra low-power MEMS-based radio for wireless sensor networks. In: Eighteenth European conference on circuit theory and design. pp 320–331
5.
Zurück zum Zitat Chien JC, Lu LH (2005) Ultra-low-voltage CMOS static frequency divider. In: Asian solid-state circuits conference. pp 209–212 Chien JC, Lu LH (2005) Ultra-low-voltage CMOS static frequency divider. In: Asian solid-state circuits conference. pp 209–212
6.
Zurück zum Zitat Roberto N, Enzo P, Pierpaolo P (2007) A design methodology for MOS current-mode logic frequency dividers. IEEE Trans Circuit Syst 54(2):245–254 Roberto N, Enzo P, Pierpaolo P (2007) A design methodology for MOS current-mode logic frequency dividers. IEEE Trans Circuit Syst 54(2):245–254
7.
Zurück zum Zitat Plouchart J-O, Jonghae Kim, Karam V, Trzcinski R, Gross J (2006) Performance variations of a 66GHz static CML divider in 90nm CMOS. In: IEEE international on solid state circuits conference. pp 2142–2151 Plouchart J-O, Jonghae Kim, Karam V, Trzcinski R, Gross J (2006) Performance variations of a 66GHz static CML divider in 90nm CMOS. In: IEEE international on solid state circuits conference. pp 2142–2151
8.
Zurück zum Zitat Gerd S, Costantino P, Mehran M (2000) Investigation on low-voltage low-power silicon bipolar design topology for high-speed digital circuits. IEEE J Solid State Circuits 35(7):1051–1053 Gerd S, Costantino P, Mehran M (2000) Investigation on low-voltage low-power silicon bipolar design topology for high-speed digital circuits. IEEE J Solid State Circuits 35(7):1051–1053
9.
Zurück zum Zitat Cheng KH, Hung CL, Su CW (2007) A sub-1V low-power high-speed static frequency divider. In: IEEE International Symposium on Circuits and Systems. pp 3848–3851 Cheng KH, Hung CL, Su CW (2007) A sub-1V low-power high-speed static frequency divider. In: IEEE International Symposium on Circuits and Systems. pp 3848–3851
10.
Zurück zum Zitat Wang HM (2000) A 1.8V 3mW 16.8GHz frequency divider in 0.25μm CMOS. In: IEEE International on Solid State Circuits Conference. pp 196–197 Wang HM (2000) A 1.8V 3mW 16.8GHz frequency divider in 0.25μm CMOS. In: IEEE International on Solid State Circuits Conference. pp 196–197
11.
Zurück zum Zitat Behzad Ri, Kwing FL, Yan RH (1994) A 13.4-GHz CMOS frequency divider. In: IEEE International on Solid State Circuits Conference. pp 176–177 Behzad Ri, Kwing FL, Yan RH (1994) A 13.4-GHz CMOS frequency divider. In: IEEE International on Solid State Circuits Conference. pp 176–177
12.
Zurück zum Zitat Joseph M C Wong, Vincent SL Cheung, Howard C Luong (2003) A 1-V 2.5-mW 5.2-GHz frequency divider in a 0.35-μm CMOS process. IEEE J Solid State Circuits 38(10):1643–1648 Joseph M C Wong, Vincent SL Cheung, Howard C Luong (2003) A 1-V 2.5-mW 5.2-GHz frequency divider in a 0.35-μm CMOS process. IEEE J Solid State Circuits 38(10):1643–1648
13.
Zurück zum Zitat Siva N, Ali K, Bradley AB, Shekhar B, Vivek D (2003) Forward body bias for microprocessors in 130-nm technology generation and beyond. IEEE J Solid State Circuits 38(5):696–701 Siva N, Ali K, Bradley AB, Shekhar B, Vivek D (2003) Forward body bias for microprocessors in 130-nm technology generation and beyond. IEEE J Solid State Circuits 38(5):696–701
14.
Zurück zum Zitat Klaus von A, Eduardo B, Peter S, Horst F, Ralf B, Roland T, Jörg B, Christian P (2005) Efficiency of body biasing in 90-nm CMOS for low-power digital circuits. IEEE J Solid State Circuits 40(7):1549–1556 Klaus von A, Eduardo B, Peter S, Horst F, Ralf B, Roland T, Jörg B, Christian P (2005) Efficiency of body biasing in 90-nm CMOS for low-power digital circuits. IEEE J Solid State Circuits 40(7):1549–1556
15.
Zurück zum Zitat Lo YL, Yang WB, Chao TS, Cheng KH (2009) Designing an ultralow-voltage phase-locked loop using a bulk-driven technique. IEEE Trans Circuits Syst 56(5):339–343 Lo YL, Yang WB, Chao TS, Cheng KH (2009) Designing an ultralow-voltage phase-locked loop using a bulk-driven technique. IEEE Trans Circuits Syst 56(5):339–343
16.
Zurück zum Zitat Wei D, Kenichi O, Akira M (2010) A 0.5-V, 0.05-to-3.2GHz, 4.1-to-6.4GHz LC-VCO using E-TSPC frequency divider with forward body bias for sub-picosecond-jitter clock generation. In: IEEE Asian Solid State Circuits Conference. pp 1–4 Wei D, Kenichi O, Akira M (2010) A 0.5-V, 0.05-to-3.2GHz, 4.1-to-6.4GHz LC-VCO using E-TSPC frequency divider with forward body bias for sub-picosecond-jitter clock generation. In: IEEE Asian Solid State Circuits Conference. pp 1–4
17.
Zurück zum Zitat Oowaki Y, Noguchi M, Takagi S, Takashima D, Ono M, Matsunaga Y, Sunouchi K, Kawaguchiya H, Matsuda S, Kamoshida M, Fuse T, Watanabe S, Toriumi S, Manabe S, Hojo A (1998) A sub-0.lμm circuit design with substrate-over-biasing. In: IEEE International on Solid State Circuits Conference. pp 88–89 Oowaki Y, Noguchi M, Takagi S, Takashima D, Ono M, Matsunaga Y, Sunouchi K, Kawaguchiya H, Matsuda S, Kamoshida M, Fuse T, Watanabe S, Toriumi S, Manabe S, Hojo A (1998) A sub-0.lμm circuit design with substrate-over-biasing. In: IEEE International on Solid State Circuits Conference. pp 88–89
Metadaten
Titel
A 0.5 V Divider-by-2 with Forward-Body Bias Technique for Wireless Sensor Networks
verfasst von
Lidan Wang
Zhiqun Li
Copyright-Jahr
2014
Verlag
Springer New York
DOI
https://doi.org/10.1007/978-1-4614-4981-2_194

Neuer Inhalt