Brought to you by:

Simulation of the High Performance Time to Digital Converter for the ATLAS Muon Spectrometer trigger upgrade

, , and

Published 2 September 2016 © 2016 IOP Publishing Ltd and Sissa Medialab srl
, , Citation X.T. Meng et al 2016 JINST 11 P09002 DOI 10.1088/1748-0221/11/09/P09002

1748-0221/11/09/P09002

Abstract

The ATLAS Muon Spectrometer endcap thin-Resistive Plate Chamber trigger project compliments the New Small Wheel endcap Phase-1 upgrade for higher luminosity LHC operation. These new trigger chambers, located in a high rate region of ATLAS, will improve overall trigger acceptance and reduce the fake muon trigger incidence. These chambers must generate a low level muon trigger to be delivered to a remote high level processor within a stringent latency requirement of 43 bunch crossings (1075 ns). To help meet this requirement the High Performance Time to Digital Converter (HPTDC), a multi-channel ASIC designed by CERN Microelectronics group, has been proposed for the digitization of the fast front end detector signals. This paper investigates the HPTDC performance in the context of the overall muon trigger latency, employing detailed behavioral Verilog simulations in which the latency in triggerless mode is measured for a range of configurations and under realistic hit rate conditions. The simulation results show that various HPTDC operational configurations, including leading edge and pair measurement modes can provide high efficiency (>98%) to capture and digitize hits within a time interval satisfying the Phase-1 latency tolerance.

Export citation and abstract BibTeX RIS

Please wait… references are loading.
10.1088/1748-0221/11/09/P09002