Skip to main content
Top

Efficient Design Approaches to Model Ternary D-Flip-Flop and Shift Registers in CNT Technology

  • 02-09-2024
Published in:

Activate our intelligent search to find suitable subject content or patents.

search-config
loading …

Abstract

The article explores the advantages of carbon nanotube field effect transistors (CNTFETs) in realizing ternary D-flip-flops and shift registers, which are crucial for high-performance digital systems. It delves into the benefits of multi-valued logic (MVL) in reducing power consumption and increasing data handling capacity. The authors present novel designs for ternary D-flip-flops with reset inputs, using multiplexer-based positive and negative latches. These designs are then applied to create serial input serial output (SISO), parallel input parallel output (PIPO), and parallel input serial output (PISO) registers. The results show significant improvements in power efficiency and performance, making this work a valuable contribution to the field of digital circuit design.

Not a customer yet? Then find out more about our access models now:

Individual Access

Start your personal individual access now. Get instant access to more than 164,000 books and 540 journals – including PDF downloads and new releases.

Starting from 54,00 € per month!    

Get access

Access for Businesses

Utilise Springer Professional in your company and provide your employees with sound specialist knowledge. Request information about corporate access now.

Find out how Springer Professional can uplift your work!

Contact us now
Title
Efficient Design Approaches to Model Ternary D-Flip-Flop and Shift Registers in CNT Technology
Authors
Trapti Sharma
Deepa Sharma
Publication date
02-09-2024
Publisher
Springer US
Published in
Circuits, Systems, and Signal Processing / Issue 12/2024
Print ISSN: 0278-081X
Electronic ISSN: 1531-5878
DOI
https://doi.org/10.1007/s00034-024-02840-w
This content is only visible if you are logged in and have the appropriate permissions.