Skip to main content
Top

2019 | OriginalPaper | Chapter

Reduction of Kickback Noise in a High-Speed, Low-Power Domino Logic-Based Clocked Regenerative Comparator

Authors : N. Bala Dastagiri, K. Hari Kishore, G. Vinit Kumar, M. Janga Reddy

Published in: ICCCE 2018

Publisher: Springer Singapore

Activate our intelligent search to find suitable subject content or patents.

search-config
loading …

Abstract

The comparator is the most significant element in the design of ADCs. Also there is a lot of demand for low-power, high-speed VLSI circuits. Therefore to maximize power efficiency and speed in ADCs, there is a desire to design high-performance clocked regenerative comparators. The regenerative latch of the comparator is responsible for taking decisions quickly and accurately. Normally, the accuracy of an ADC is degraded due to disturbance in the input voltage called kickback noise, which usually occurs with large variations of voltage at coupled regenerative nodes. This paper describes an analysis of the minimization of kickback noise in a clocked regenerative double tail comparator. To improve further on the double tail comparator, a new domino logic-based regenerative comparator is realized with high speed, low power and reduced kickback noise at low supply voltages. The simulated results using 130 nm CMOS technology confirm the theoretical results. The analysis of the proposed design demonstrates that kickback noise, power, and delay are considerably reduced. The simulation work was carried out using Mentor Graphics tools.

Dont have a licence yet? Then find out more about our products and how to get one now:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Literature
1.
go back to reference Babayan-mashhadi, Lotfi (2014) Analysis and design of a low-voltage low-power double-tail comparator. IEEE Trans Very Large Scale Integr (VLSI) Syst 22(2) Babayan-mashhadi, Lotfi (2014) Analysis and design of a low-voltage low-power double-tail comparator. IEEE Trans Very Large Scale Integr (VLSI) Syst 22(2)
2.
go back to reference Goll B, Zimmermann H (2009) A comparator with reduced delay time in 65-nm CMOS for supply voltage down to 0.65 v. IEEE Trans Circuits Syst II, Exp Briefs 56(11):810–814CrossRef Goll B, Zimmermann H (2009) A comparator with reduced delay time in 65-nm CMOS for supply voltage down to 0.65 v. IEEE Trans Circuits Syst II, Exp Briefs 56(11):810–814CrossRef
3.
go back to reference Mesgarani, Alam MN, Nelson FZ, Ay SU Supply boosting technique for designing very low-voltage mixed-signal circuits in standard CMOS. In: Proceedings of IEEE international midwest symposium circuits systems Mesgarani, Alam MN, Nelson FZ, Ay SU Supply boosting technique for designing very low-voltage mixed-signal circuits in standard CMOS. In: Proceedings of IEEE international midwest symposium circuits systems
4.
go back to reference Ay SU A sub-1 volt 10-bit supply boosted SAR ADC design in standard CMOS. Int J Analog Integr Circuits Sig Process 66 Ay SU A sub-1 volt 10-bit supply boosted SAR ADC design in standard CMOS. Int J Analog Integr Circuits Sig Process 66
5.
go back to reference Maymandi-Nejad M, Sachdev M 1-bit quantiser with rail to rail input range for sub-1 V modulators. IEEE Electron Lett 39 Maymandi-Nejad M, Sachdev M 1-bit quantiser with rail to rail input range for sub-1 V modulators. IEEE Electron Lett 39
6.
go back to reference Blalock BJ (Feb 2000) Body-driving as a low-voltage analog design technique for CMOS technology. In: Proceedings IEEE southwest symposium mixed-signal design, pp 113–118 Blalock BJ (Feb 2000) Body-driving as a low-voltage analog design technique for CMOS technology. In: Proceedings IEEE southwest symposium mixed-signal design, pp 113–118
7.
go back to reference Okaniwa Y, Tamura H, Kibune M, Yamazaki D, Cheung T-S, Ogawa J, Tzartzanis N, Walker WW, Kuroda T (2005) A 40 Gb/s CMOS clocked comparator with bandwidth modulation technique. IEEE J Solid-State Circuits 40(8):1680–1687CrossRef Okaniwa Y, Tamura H, Kibune M, Yamazaki D, Cheung T-S, Ogawa J, Tzartzanis N, Walker WW, Kuroda T (2005) A 40 Gb/s CMOS clocked comparator with bandwidth modulation technique. IEEE J Solid-State Circuits 40(8):1680–1687CrossRef
8.
go back to reference Goll B, Zimmermann H (Feb 2007) A 0.12 μm CMOS comparator equiring 0.5 V at 600 MHz and 1.5 V at 6 GHz. In: Proceedings IEEE international solid-state circuits conference, digital technical papers, pp 316–317 Goll B, Zimmermann H (Feb 2007) A 0.12 μm CMOS comparator equiring 0.5 V at 600 MHz and 1.5 V at 6 GHz. In: Proceedings IEEE international solid-state circuits conference, digital technical papers, pp 316–317
9.
go back to reference Goll B, Zimmermann H (Feb 2009) A 65 nm CMOS comparator with modified latch to achieve 7 GHz/1.3 mW at 1.2 V and 700 MHz/47 μW at 0.6 V. In: Proceedings of IEEE international solid-state circuits conference digital technical papers, pp 328–329 Goll B, Zimmermann H (Feb 2009) A 65 nm CMOS comparator with modified latch to achieve 7 GHz/1.3 mW at 1.2 V and 700 MHz/47 μW at 0.6 V. In: Proceedings of IEEE international solid-state circuits conference digital technical papers, pp 328–329
10.
go back to reference Goll B, Zimmermann H (2007) Low-power 600 MHz comparator for 0.5 V supply voltage in 0.12 μm CMOS. IEEE Electron Lett 43(7):388–390CrossRef Goll B, Zimmermann H (2007) Low-power 600 MHz comparator for 0.5 V supply voltage in 0.12 μm CMOS. IEEE Electron Lett 43(7):388–390CrossRef
11.
go back to reference Shinkel D, Mensink E, Klumperink E, van Tuijl E, Nauta B (Feb 2007) A double-tail latch-type voltage sense amplifier with 18 ps Setup + Hold time. In: Proceedings of IEEE international solid-state circuits conference digital technical papers, pp 314–315 Shinkel D, Mensink E, Klumperink E, van Tuijl E, Nauta B (Feb 2007) A double-tail latch-type voltage sense amplifier with 18 ps Setup + Hold time. In: Proceedings of IEEE international solid-state circuits conference digital technical papers, pp 314–315
Metadata
Title
Reduction of Kickback Noise in a High-Speed, Low-Power Domino Logic-Based Clocked Regenerative Comparator
Authors
N. Bala Dastagiri
K. Hari Kishore
G. Vinit Kumar
M. Janga Reddy
Copyright Year
2019
Publisher
Springer Singapore
DOI
https://doi.org/10.1007/978-981-13-0212-1_46