Skip to main content

2019 | OriginalPaper | Buchkapitel

7. Future Work and Conclusions

verfasst von : Mauro Santos, Jorge Guilherme, Nuno Horta

Erschienen in: Logarithmic Voltage-to-Time Converter for Analog-to-Digital Signal Conversion

Verlag: Springer International Publishing

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

This chapter will present the future research work direction regarding calibration and architecture improvements. Two possible calibration schemes are presented and their advantages and drawbacks are discussed. A conversion architecture that solves the shortcomings identified in the architecture presented in this thesis is presented and its mode of operation is detailed. The concluding remarks will be drawn at the end of the chapter.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Y.-H. Seo, J.-S. Kim, H.-J. Park, J.-Y. Sim, A 1.25 ps resolution 8b cyclic TDC in 0.13 µm CMOS. IEEE J. Solid-State Circuits 47(3), 736–743 (2012) Y.-H. Seo, J.-S. Kim, H.-J. Park, J.-Y. Sim, A 1.25 ps resolution 8b cyclic TDC in 0.13 µm CMOS. IEEE J. Solid-State Circuits 47(3), 736–743 (2012)
2.
Zurück zum Zitat Y.-H. Seo, J.-S. Kim, H.-J. Park, J.-Y. Sim, A 0.63 ps Resolution, 11b Pipeline TDC in 0.13 µm CMOS, in Symposium on VLSI Circuits (Honolulu, HI, 2011), pp. 152–153 Y.-H. Seo, J.-S. Kim, H.-J. Park, J.-Y. Sim, A 0.63 ps Resolution, 11b Pipeline TDC in 0.13 µm CMOS, in Symposium on VLSI Circuits (Honolulu, HI, 2011), pp. 152–153
3.
Zurück zum Zitat H. Huang, C. Sechen, A 22 mW 227 Msps 11b self-tuning ADC based on time-to-digital conversion, in IEEE Dallas Circuits and Systems Workshop (DCAS) (Richardson, TX, 2009), pp. 1–4 H. Huang, C. Sechen, A 22 mW 227 Msps 11b self-tuning ADC based on time-to-digital conversion, in IEEE Dallas Circuits and Systems Workshop (DCAS) (Richardson, TX, 2009), pp. 1–4
4.
Zurück zum Zitat M. Park, M.H. Perrott, A single-slope 80 MS/s ADC using Two-Step Time-to-Digital Conversion, in IEEE International Symposium on Circuits and Systems (Taipei, 2009), pp. 1125–1128 M. Park, M.H. Perrott, A single-slope 80 MS/s ADC using Two-Step Time-to-Digital Conversion, in IEEE International Symposium on Circuits and Systems (Taipei, 2009), pp. 1125–1128
5.
Zurück zum Zitat M.Z. Straayer, M.H. Perrott, An efficient high-resolution 11-bit noise-shaping multipath gated ring oscillator TDC, in IEEE Symposium on VLSI Circuits (Honolulu, HI, 2008), pp. 82–83 M.Z. Straayer, M.H. Perrott, An efficient high-resolution 11-bit noise-shaping multipath gated ring oscillator TDC, in IEEE Symposium on VLSI Circuits (Honolulu, HI, 2008), pp. 82–83
6.
Zurück zum Zitat S. Srinivasan, S. Mathew, V. Erraguntla, R. Krishnamurthy, A 4 Gbps 0.57 pJ/bit Process-voltage-temperature variation tolerant all-digital true random number generator in 45 nm CMOS, in 2009 22nd International Conference on VLSI Design (New Delhi, 2009), pp. 301–306 S. Srinivasan, S. Mathew, V. Erraguntla, R. Krishnamurthy, A 4 Gbps 0.57 pJ/bit Process-voltage-temperature variation tolerant all-digital true random number generator in 45 nm CMOS, in 2009 22nd International Conference on VLSI Design (New Delhi, 2009), pp. 301–306
7.
Zurück zum Zitat S.K. Mathew et al., 2.4 Gbps, 7 mW all-digital PVT-variation tolerant true random number generator for 45 nm CMOS high-performance microprocessors. IEEE J. Solid-State Circuits 47(11), 2807–2821 (2012) S.K. Mathew et al., 2.4 Gbps, 7 mW all-digital PVT-variation tolerant true random number generator for 45 nm CMOS high-performance microprocessors. IEEE J. Solid-State Circuits 47(11), 2807–2821 (2012)
8.
Zurück zum Zitat S.K. Mathew et al., µRNG: A 300–950 mV, 323 Gbps/W all-digital full-entropy true random number generator in 14 nm FinFET CMOS. IEEE J. Solid-State Circuits 51(7), 1695–1704 (2016) S.K. Mathew et al., µRNG: A 300–950 mV, 323 Gbps/W all-digital full-entropy true random number generator in 14 nm FinFET CMOS. IEEE J. Solid-State Circuits 51(7), 1695–1704 (2016)
9.
Zurück zum Zitat P.M. Figueiredo, J.C. Vital, Offset cancellation methods, in Offset Reduction Techniques in High-Speed Analog-to-Digital Converters: Analysis, Design and Tradeoffs, ed. by M. Ismail (Springer, 2009), Chap. 5, pp. 261–304 P.M. Figueiredo, J.C. Vital, Offset cancellation methods, in Offset Reduction Techniques in High-Speed Analog-to-Digital Converters: Analysis, Design and Tradeoffs, ed. by M. Ismail (Springer, 2009), Chap. 5, pp. 261–304
Metadaten
Titel
Future Work and Conclusions
verfasst von
Mauro Santos
Jorge Guilherme
Nuno Horta
Copyright-Jahr
2019
DOI
https://doi.org/10.1007/978-3-030-15978-8_7

Neuer Inhalt