Skip to main content
Erschienen in: Wireless Personal Communications 1/2014

01.09.2014

High Performance Process Variations Aware Technique for Sub-threshold 8T-SRAM Cell

verfasst von: Vijay Kumar Sharma, Sumit Patel, Manisha Pattanaik

Erschienen in: Wireless Personal Communications | Ausgabe 1/2014

Einloggen

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

The demand of low power high density integrated circuits is increasing in modern battery operated portable systems. Sub-threshold region of MOS transistors is the most desirable region for energy efficient circuit design. The operating ultra-low power supply voltage is the key design constraint with accurate output performance in sub-threshold region. Degrading of the performance metrics in Static random access memory (SRAM) cell with process variation effects are of major concern in sub-threshold region. In this paper, a bootstrapped driver circuit and a bootstrapped driver dynamic body biasing technique is proposed to assist write operation which improves the write-ability of sub-threshold 8T-SRAM cell under process variations. The bootstrapped driver circuit minimizes the write delay of SRAM cell. The bootstrapped driver dynamic body bias increases the output voltage levels by boosting factor therefore increasing in switching threshold voltage of MOS devices during hold and read operation of SRAM latch. The increment in threshold voltage improves the static noise margin and minimizing the process variation effects. Monte-Carlo simulation results with 3\(\sigma \) Gaussian distributions show the improvements in write delay by 11.25 %, read SNM by 12.20 % and write SNM by 12.57 % in 8T-SRAM cell under process variations at 32 nm bulk CMOS process technology node.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Sharma, V. K., & Pattanaik, M. (2013). VLSI scaling methods and low power CMOS buffer circuit. Journal of Semiconductors, 34, 095001.CrossRef Sharma, V. K., & Pattanaik, M. (2013). VLSI scaling methods and low power CMOS buffer circuit. Journal of Semiconductors, 34, 095001.CrossRef
2.
Zurück zum Zitat Sharma, V. K., Pattanaik, M., & Raj, B. (2014). ONOFIC approach: Low power high speed nanoscale VLSI circuits design. International Journal of Electronics, 101, 61–73.CrossRef Sharma, V. K., Pattanaik, M., & Raj, B. (2014). ONOFIC approach: Low power high speed nanoscale VLSI circuits design. International Journal of Electronics, 101, 61–73.CrossRef
3.
Zurück zum Zitat Sharma, V. K., Pattanaik, M., & Raj, B. (2014). PVT variations aware low leakage INDEP approach for nanoscale CMOS circuits. Microelectronics Reliability, 54, 90–99.CrossRef Sharma, V. K., Pattanaik, M., & Raj, B. (2014). PVT variations aware low leakage INDEP approach for nanoscale CMOS circuits. Microelectronics Reliability, 54, 90–99.CrossRef
4.
Zurück zum Zitat Seevinck, E., List, F., & Lohstroh, J. (1987). Static-noise margin analysis of MOS SRAM cells. IEEE Journal of Solid-State Circuits, 22, 748–754.CrossRef Seevinck, E., List, F., & Lohstroh, J. (1987). Static-noise margin analysis of MOS SRAM cells. IEEE Journal of Solid-State Circuits, 22, 748–754.CrossRef
5.
Zurück zum Zitat Zhai, B., Hanson, S., Blaauw, D., & Sylvester, D. (2008). A variation-tolerant sub-200 mv 6T subthreshold SRAM. IEEE Journal of Solid-State Circuits, 43, 2338–2348.CrossRef Zhai, B., Hanson, S., Blaauw, D., & Sylvester, D. (2008). A variation-tolerant sub-200 mv 6T subthreshold SRAM. IEEE Journal of Solid-State Circuits, 43, 2338–2348.CrossRef
6.
Zurück zum Zitat Chang, L., Montoye, R., Nakamura, Y., Batson, K., Eickemeyer, R., Dennard, R., et al. (2008). An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches. IEEE Journal of Solid-State Circuits, 43, 956–963.CrossRef Chang, L., Montoye, R., Nakamura, Y., Batson, K., Eickemeyer, R., Dennard, R., et al. (2008). An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches. IEEE Journal of Solid-State Circuits, 43, 956–963.CrossRef
7.
Zurück zum Zitat Kim, T. H., Liu, J., Keane, J., & Kim, C. (2008). A 0.2 V, 480 kb subthreshold SRAM with 1Kcells per bitline for ultra-low-voltage computing. IEEE Journal of Solid-State Circuits, 43, 518–529.CrossRef Kim, T. H., Liu, J., Keane, J., & Kim, C. (2008). A 0.2 V, 480 kb subthreshold SRAM with 1Kcells per bitline for ultra-low-voltage computing. IEEE Journal of Solid-State Circuits, 43, 518–529.CrossRef
8.
Zurück zum Zitat Chang, I. J., Kim, J. J., Park, S. P., & Roy, K. (2009). A 32 kb 10T sub-threshold SRAM array with bit-interleaving and differential read scheme in 90 nm CMOS. IEEE Journal of Solid-State Circuits, 44, 650–658.CrossRef Chang, I. J., Kim, J. J., Park, S. P., & Roy, K. (2009). A 32 kb 10T sub-threshold SRAM array with bit-interleaving and differential read scheme in 90 nm CMOS. IEEE Journal of Solid-State Circuits, 44, 650–658.CrossRef
9.
Zurück zum Zitat Kulkarni, J., Kim, K., & Roy, K. (2007). A 160 mV robust schmitt trigger based subthreshold sram. IEEE Journal of Solid-State Circuits, 42, 2303–2313.CrossRef Kulkarni, J., Kim, K., & Roy, K. (2007). A 160 mV robust schmitt trigger based subthreshold sram. IEEE Journal of Solid-State Circuits, 42, 2303–2313.CrossRef
10.
Zurück zum Zitat Kulkarni, J., Kim, K., Park, S. P., & Roy, K. (2008). Process variation tolerant SRAM array for ultra low voltage applications. In Proceedings of the 45th ACM/IEEE annual design automation conference DAC (pp. 108–113) Kulkarni, J., Kim, K., Park, S. P., & Roy, K. (2008). Process variation tolerant SRAM array for ultra low voltage applications. In Proceedings of the 45th ACM/IEEE annual design automation conference DAC (pp. 108–113)
11.
Zurück zum Zitat Tschanz, J., Kao, J., Narendra, S., Nair, R., Antoniadis, D., Chandrakasan, A., et al. (2002). Adaptive body bias for reducing impacts of die-to-die and within-die parameter variations on microprocessor frequency and leakage. IEEE Journal of Solid-State Circuits, 37, 1396–1402.CrossRef Tschanz, J., Kao, J., Narendra, S., Nair, R., Antoniadis, D., Chandrakasan, A., et al. (2002). Adaptive body bias for reducing impacts of die-to-die and within-die parameter variations on microprocessor frequency and leakage. IEEE Journal of Solid-State Circuits, 37, 1396–1402.CrossRef
12.
Zurück zum Zitat Mukhopadhyay, S., Kang, K., Mahmoodi, H., & Roy, K. (2005). Reliable and self-repairing SRAM in nano-scale technologies using leakage and delay monitoring. In Proceedings of the IEEE test conference ITC (p. 1135) Mukhopadhyay, S., Kang, K., Mahmoodi, H., & Roy, K. (2005). Reliable and self-repairing SRAM in nano-scale technologies using leakage and delay monitoring. In Proceedings of the IEEE test conference ITC (p. 1135)
Metadaten
Titel
High Performance Process Variations Aware Technique for Sub-threshold 8T-SRAM Cell
verfasst von
Vijay Kumar Sharma
Sumit Patel
Manisha Pattanaik
Publikationsdatum
01.09.2014
Verlag
Springer US
Erschienen in
Wireless Personal Communications / Ausgabe 1/2014
Print ISSN: 0929-6212
Elektronische ISSN: 1572-834X
DOI
https://doi.org/10.1007/s11277-014-1735-x

Weitere Artikel der Ausgabe 1/2014

Wireless Personal Communications 1/2014 Zur Ausgabe

Neuer Inhalt