Skip to main content
Erschienen in: Journal of Electronic Testing 2/2014

01.04.2014

An On-Chip Sensor to Monitor NBTI Effects in SRAMs

verfasst von: A. Ceratti, T. Copetti, L. Bolzani, F. Vargas, R. Fagundes

Erschienen in: Journal of Electronic Testing | Ausgabe 2/2014

Einloggen

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

The increasing need to store more and more information has resulted in the fact that Static Random Access Memories (SRAMs) occupy the greatest part of Systems-on-Chip (SoCs). Therefore, SRAM’s robustness is considered crucial in order to guarantee the reliability of such SoCs over lifetime. In this context, one of the most important phenomena that degrades Nano-Scale SRAMs reliability is related to Negative-Bias Temperature Instability (NBTI), which causes the memory cells aging. The main goal of this paper is to present a hardware-based approach able to monitor SRAMs’ aging during the SoC’s lifetime based on the insertion of On-Chip Aging Sensors (OCASs). In more detail, the proposed strategy is based on the connection of one OCAS to every SRAM column, each periodically monitoring write operations on the SRAM cells. It is important to note that in order to prevent the OCAS from aging and to reduce leakage power dissipation, the OCAS circuitry is powered-off during its idle periods. The proposed hardware-based approach has been evaluated throughout SPICE simulations using 65 nm CMOS technology and the results demonstrate the sensor’s capacity to detect early aging states and therefore, guaranteeing high SRAM reliability. To conclude, a complete analysis of the sensor’s overheads is presented.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Weitere Produktempfehlungen anzeigen
Literatur
1.
Zurück zum Zitat Ahmed F, Milor L (2010) Reliable cache design with on-chip monitoring of NBTI degradation in SRAM cells using BIST. Proc. 28th IEEE VLSI Test Symposium, pp. 63–68 Ahmed F, Milor L (2010) Reliable cache design with on-chip monitoring of NBTI degradation in SRAM cells using BIST. Proc. 28th IEEE VLSI Test Symposium, pp. 63–68
2.
Zurück zum Zitat Alam A (2008) Reliability- and process-variation aware design of integrated circuits. Microelectronics Reliability 48(8–9):1114–1122CrossRef Alam A (2008) Reliability- and process-variation aware design of integrated circuits. Microelectronics Reliability 48(8–9):1114–1122CrossRef
3.
Zurück zum Zitat Boning D, Nassif S (2000) Models of Process Variations in Device and Interconnect, Design of High Performance Microprocessor Circuits, IEEE Press Boning D, Nassif S (2000) Models of Process Variations in Device and Interconnect, Design of High Performance Microprocessor Circuits, IEEE Press
4.
Zurück zum Zitat Borkar S (2005) Designing Reliable Systems from Unreliable Components: The challenges of transistor variability and degradation. IEEE Micro 25(6):10–16CrossRef Borkar S (2005) Designing Reliable Systems from Unreliable Components: The challenges of transistor variability and degradation. IEEE Micro 25(6):10–16CrossRef
5.
Zurück zum Zitat Calimera A, Macii E, Poncino M (2010) NBTI-Aware Clustered Power Gating, ACM Transactions on Design Automation of Electronic Systems, 16(1) Calimera A, Macii E, Poncino M (2010) NBTI-Aware Clustered Power Gating, ACM Transactions on Design Automation of Electronic Systems, 16(1)
6.
Zurück zum Zitat Ceratti A, Copetti T, Bolzani Poehls L, Vargas F (2012) Investigating the use of an on-chip sensor to monitor NBTI effect in SRAM. Proc. IEEE Latin-American Test Workshop, 2012 Ceratti A, Copetti T, Bolzani Poehls L, Vargas F (2012) Investigating the use of an on-chip sensor to monitor NBTI effect in SRAM. Proc. IEEE Latin-American Test Workshop, 2012
7.
Zurück zum Zitat Ferri C, Papagiannopoulou D, Iris Bahar R, Calimera A (2011) NBTI-aware data allocation strategies for scratchpad memory based embedded systems. Proc. 12th IEEE Latin American Test Workshop (LATW’11), March 27–30, Porto de Galinhas, Brazil Ferri C, Papagiannopoulou D, Iris Bahar R, Calimera A (2011) NBTI-aware data allocation strategies for scratchpad memory based embedded systems. Proc. 12th IEEE Latin American Test Workshop (LATW’11), March 27–30, Porto de Galinhas, Brazil
8.
Zurück zum Zitat Kang K, Alam M, Roy K (2007) Characterization of NBTI Induced temporal performance degradation in nano-scale SRAM array using IDDQ. Proc. International Test Conference, pp. 1–10 Kang K, Alam M, Roy K (2007) Characterization of NBTI Induced temporal performance degradation in nano-scale SRAM array using IDDQ. Proc. International Test Conference, pp. 1–10
9.
Zurück zum Zitat Kang K, Kufluoglu H, Roy K, Ashraful Alam M (2007) Impact of Negative-Bias Temperature Instability in Nanoscale SRAM Array: Modeling and Analysis. IEEE Trans on Computer-Aided Design of Integratedd Circuits and Systems 26(10):1770–1781CrossRef Kang K, Kufluoglu H, Roy K, Ashraful Alam M (2007) Impact of Negative-Bias Temperature Instability in Nanoscale SRAM Array: Modeling and Analysis. IEEE Trans on Computer-Aided Design of Integratedd Circuits and Systems 26(10):1770–1781CrossRef
10.
Zurück zum Zitat Keane J, Kim T-H, Kim CH (2010) An On-Chip NBTI Sensor for Mesauring pMOS Threshold Voltage Degradation, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 18:(6) Keane J, Kim T-H, Kim CH (2010) An On-Chip NBTI Sensor for Mesauring pMOS Threshold Voltage Degradation, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 18:(6)
11.
Zurück zum Zitat Mahapatra S, Saha D, Varghese D, Kumar PB (2006) On the generation and recovery of interface traps in MOSFETs subjected to NBTI, FN, and HCI stress. IEEE Trans Electron Dev 53(7):1583–1592CrossRef Mahapatra S, Saha D, Varghese D, Kumar PB (2006) On the generation and recovery of interface traps in MOSFETs subjected to NBTI, FN, and HCI stress. IEEE Trans Electron Dev 53(7):1583–1592CrossRef
12.
Zurück zum Zitat PratesW, Bolzani L, Harutyunyan G, Davtyan A, Vargas F, Zorian Y (2013) Integrating embedded test infrastructure in SRAM cores to detect aging. Proc. IEEE International Online Test Symposium PratesW, Bolzani L, Harutyunyan G, Davtyan A, Vargas F, Zorian Y (2013) Integrating embedded test infrastructure in SRAM cores to detect aging. Proc. IEEE International Online Test Symposium
13.
Zurück zum Zitat Qi Z, Wang J, Cabe A, Wooters S, Blalock T, Calhoun B, Stan M (2010) SRAM-based NBTI/PBTI sensor system design. Proc. Design Automation Conference, June 13–18, Anaheim, California, USA Qi Z, Wang J, Cabe A, Wooters S, Blalock T, Calhoun B, Stan M (2010) SRAM-based NBTI/PBTI sensor system design. Proc. Design Automation Conference, June 13–18, Anaheim, California, USA
Metadaten
Titel
An On-Chip Sensor to Monitor NBTI Effects in SRAMs
verfasst von
A. Ceratti
T. Copetti
L. Bolzani
F. Vargas
R. Fagundes
Publikationsdatum
01.04.2014
Verlag
Springer US
Erschienen in
Journal of Electronic Testing / Ausgabe 2/2014
Print ISSN: 0923-8174
Elektronische ISSN: 1573-0727
DOI
https://doi.org/10.1007/s10836-014-5444-x

Weitere Artikel der Ausgabe 2/2014

Journal of Electronic Testing 2/2014 Zur Ausgabe

Neuer Inhalt