Skip to main content

2003 | OriginalPaper | Buchkapitel

TILOS: A Posynomial Programming Approach to Transistor Sizing

verfasst von : J. P. Fishburn, A. E. Dunlop

Erschienen in: The Best of ICCAD

Verlag: Springer US

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

A new transistor sizing algorithm, which couples synchronous timing analysis with convex optimization techniques, is presented. Let A be the sum of transistor sizes, T the longest delay through the circuit, and K a positive constant. Using a distributed RC model, each of the following three programs is shown to be convex: 1) Minimize A subject to T < K. 2) Minimize T subject to A < K. 3) Minimize ATK. The convex equations describing T are a particular class of functions called posynomials. Convex programs have many pleasant properties, and chief among these is the fact that any point found to be locally optimal is certain to be globally optimal TILOS (Timed Logic Synthesizer) is a program that sizes transistors in CMOS circuits. Preliminary results of TILOS’s transistor sizing algorithm are presented.

Metadaten
Titel
TILOS: A Posynomial Programming Approach to Transistor Sizing
verfasst von
J. P. Fishburn
A. E. Dunlop
Copyright-Jahr
2003
Verlag
Springer US
DOI
https://doi.org/10.1007/978-1-4615-0292-0_23

Neuer Inhalt