2011 | OriginalPaper | Chapter
Customized NoC Topologies Construction for High Performance Communication Architectures
Authors : P. Ezhumalai, A. Chilambuchelvan
Published in: Advances in Power Electronics and Instrumentation Engineering
Publisher: Springer Berlin Heidelberg
Activate our intelligent search to find suitable subject content or patents.
Select sections of text to find matching patents with Artificial Intelligence. powered by
Select sections of text to find additional relevant content using AI-assisted search. powered by
Different Intellectual Property (IP) cores, including processor and memory, are interconnected to build a typical System-on-Chip(SoC) architectures. Larger SoC designs dictate the data communication to happen over the global interconnects. Network-on-Chip (NoC) architectures have been proposed as a scalable solution to the global communication challenges in nanoscale Systemson- Chip (SoC) design. Hence to improve the performance of SoC, first we did a performance study of regular interconnect topologies MESH, TORUS, BFT and EBFT, we observed that the overall latency and throughput of the EBFT is better compared to other topologies. Our next objective is to generate an area and power optimized NoC topology, for this purpose we used Rectilinear-Steiner- Tree (RST)-based algorithms for generating efficient and optimized network topologies. Experimental results on a variety of NoC benchmarks showed that our synthesis results were achieve reduction in power consumption and average hop count over custom topology implementation.