Skip to main content
Top

2021 | OriginalPaper | Chapter

Design of Dynamic Comparator for Low-Power and High-Speed Applications

Authors : G. Murali Krishna, G. Karthick, N. Umapathi

Published in: ICCCE 2020

Publisher: Springer Nature Singapore

Activate our intelligent search to find suitable subject content or patents.

search-config
loading …

Abstract

Most of the real world signals have analog behavior. In order to convert these analog signals to digital, we need an analog to digital converter (ADC). In the architecture of ADC’s, comparators are the fundamental blocks. The usage of these dynamic comparators are maximized because of demand for low-power, area efficient and high-speed ADC’s. The dynamic comparator performance depends on technology that we used. This paper presents the design and analysis of dynamic comparators. Based on the analysis, designer can obtain a new design to trade-off between speed and power. In this paper, a p-MOS latch is present along with a pre-amplifier. p-MOS transistors were used as inputs in pre-amplifier and latch. The circuit operates by specific clock pattern. At reset phase, the circuit undergoes discharge state. During evaluation phase, after achieving enough pre-amplification gain, the latch is activated. The cross coupled connection in the circuit enhances the amplification gain and reduces the delay. This design has optimum delay and reduces the excess power consumption. The circuit simulations are done by using mentor graphics tool having 250 nm CMOS technology. Index Terms: Analog to digital converter (ADC), static comparator, dynamic comparator, two-stage comparator, low-power, high-speed.

Dont have a licence yet? Then find out more about our products and how to get one now:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Literature
1.
go back to reference Khorami A, Sharifkhani M (2018) A low-power high-speed comparator for precise applications. IEEE Trans VLSI Syst 26(10):2038–2049CrossRef Khorami A, Sharifkhani M (2018) A low-power high-speed comparator for precise applications. IEEE Trans VLSI Syst 26(10):2038–2049CrossRef
2.
go back to reference Razavi B, Wooley BA (1992) Design techniques for high-speed, high resolution comparators. IEEE J. Solid-State Circ 27(12):1916–1926CrossRef Razavi B, Wooley BA (1992) Design techniques for high-speed, high resolution comparators. IEEE J. Solid-State Circ 27(12):1916–1926CrossRef
3.
go back to reference Hong H-K, et al (2015) A 2.6b/cycle-architecture-based 10b 1 JGS/s 15.4 mW 4 × -time-interleaved SAR ADC with a multistep hardware retirement technique. In: IEEE International Solid-State Circuits Conference (ISSCC) Technical Digital Papers, February 2015, pp 1–3 Hong H-K, et al (2015) A 2.6b/cycle-architecture-based 10b 1 JGS/s 15.4 mW 4 × -time-interleaved SAR ADC with a multistep hardware retirement technique. In: IEEE International Solid-State Circuits Conference (ISSCC) Technical Digital Papers, February 2015, pp 1–3
4.
go back to reference Ragab K, Chen L, Sanyal A, Sun N (2015) Digital background calibration for pipelined ADCs based on comparator decision time quantization. IEEE Trans Circ Syst II Exp Briefs 62(5):456–460 Ragab K, Chen L, Sanyal A, Sun N (2015) Digital background calibration for pipelined ADCs based on comparator decision time quantization. IEEE Trans Circ Syst II Exp Briefs 62(5):456–460
5.
go back to reference Khorami A, Sharifkhani M (2016) High-speed low-power comparator for analog to digital converters. AEU—Int J Electron Commun 70(7):886–894CrossRef Khorami A, Sharifkhani M (2016) High-speed low-power comparator for analog to digital converters. AEU—Int J Electron Commun 70(7):886–894CrossRef
6.
go back to reference Cho TB, Gray PR (1995) A 10 b, 20 Msample/s, 35 mW pipeline A/D converter. IEEE J Solid-State Circuits 30(3):166–172CrossRef Cho TB, Gray PR (1995) A 10 b, 20 Msample/s, 35 mW pipeline A/D converter. IEEE J Solid-State Circuits 30(3):166–172CrossRef
7.
go back to reference Figueiredo PM, Vital JC (2006) Kickback noise reduction techniques for CMOS latched comparators. IEEE Trans Circuits Syst II Exp Briefs 53(7):541–545CrossRef Figueiredo PM, Vital JC (2006) Kickback noise reduction techniques for CMOS latched comparators. IEEE Trans Circuits Syst II Exp Briefs 53(7):541–545CrossRef
8.
go back to reference Khorami A, Sharifkhani M (2016) Low-power technique for dynamic comparators. Electron Lett 52(7):509–511CrossRef Khorami A, Sharifkhani M (2016) Low-power technique for dynamic comparators. Electron Lett 52(7):509–511CrossRef
9.
go back to reference Abbas M, Furukawa Y, Komatsu S, Takahiro JY, Asada K (2010) Clocked comparator for high-speed applications in 65 nm technology. In: Proceedings of IEEE Asian Solid State Circuits Conference (A-SSCC), November 2010, pp 1–4 Abbas M, Furukawa Y, Komatsu S, Takahiro JY, Asada K (2010) Clocked comparator for high-speed applications in 65 nm technology. In: Proceedings of IEEE Asian Solid State Circuits Conference (A-SSCC), November 2010, pp 1–4
10.
go back to reference Gao J, Li G, Li Q (2015) High-speed low-power common mode insensitive dynamic comparator. Electron Lett 51(2):134–136MathSciNetCrossRef Gao J, Li G, Li Q (2015) High-speed low-power common mode insensitive dynamic comparator. Electron Lett 51(2):134–136MathSciNetCrossRef
11.
go back to reference Hassanpourghadi M, Zamani M, Sharifkhani M (2014) A low-power low-offset dynamic comparator for analog to digital converters. Microelectron J 45(2):256–262CrossRef Hassanpourghadi M, Zamani M, Sharifkhani M (2014) A low-power low-offset dynamic comparator for analog to digital converters. Microelectron J 45(2):256–262CrossRef
12.
go back to reference Rabiei A, Najafizadeh A, Khalafi A, Ahmadi SM (2015) A new ultra low power high speed dynamic comparator. In: Proceedings of IEEE 23rd Iranian Conference Electrical Engineering (ICEE), May 2015, pp 1266–1270 Rabiei A, Najafizadeh A, Khalafi A, Ahmadi SM (2015) A new ultra low power high speed dynamic comparator. In: Proceedings of IEEE 23rd Iranian Conference Electrical Engineering (ICEE), May 2015, pp 1266–1270
13.
go back to reference Babayan-Mashhadi S, Lotfi R (2014) Analysis and design of a low-voltage low-power double-tail comparator. IEEE Trans Very Large Scale Integr (VLSI) Syst 22(2):343–352 Babayan-Mashhadi S, Lotfi R (2014) Analysis and design of a low-voltage low-power double-tail comparator. IEEE Trans Very Large Scale Integr (VLSI) Syst 22(2):343–352
14.
go back to reference Khorami A, Sharifkhani M (2017) Excess power elimination in high resolution dynamic comparators. Microelectron J 64:45–52CrossRef Khorami A, Sharifkhani M (2017) Excess power elimination in high resolution dynamic comparators. Microelectron J 64:45–52CrossRef
Metadata
Title
Design of Dynamic Comparator for Low-Power and High-Speed Applications
Authors
G. Murali Krishna
G. Karthick
N. Umapathi
Copyright Year
2021
Publisher
Springer Nature Singapore
DOI
https://doi.org/10.1007/978-981-15-7961-5_110