Skip to main content
Top
Published in: Microsystem Technologies 7/2016

29-12-2015 | Technical Paper

Study on TSV isolation liners for a Via Last approach with the use in 3D-WLP for MEMS

Authors: Lutz Hofmann, Tobias Fischer, Thomas Werner, Franz Selbmann, Michael Rennau, Ramona Ecke, Stefan E. Schulz, Thomas Geßner

Published in: Microsystem Technologies | Issue 7/2016

Log in

Activate our intelligent search to find suitable subject content or patents.

search-config
loading …

Abstract

This paper discusses approaches for the isolation of deep high aspect ratio through silicon vias (TSV) with respect to a Via Last approach for micro-electro-mechanical systems (MEMS). Selected TSV samples have depths in the range of 170…270 µm and a diameter of 50 µm. The investigations comprise the deposition of different layer stacks by means of subatmospheric and plasma enhanced chemical vapour deposition (PECVD) of tetraethyl orthosilicate; Si(OC2H5)4 (TEOS). Moreover, an etch-back approach and the selective deposition on SiN were also included in the investigations. With respect to the Via Last approach, the contact opening at the TSV bottom by means of a specific spacer-etching method have been addressed within this paper. Step coverage values of up to 74 % were achieved for the best of those approaches. As an alternative to the SiO2-isolation liners a polymer coating based on the CVD of Parylene F was investigated, which yields even higher step coverage in the range of 80 % at the lower TSV sidewall for a surface film thickness of about 1000 nm. Leakage current measurements were performed and values below 0.1 nA/cm2 at 10 kV/cm were determined for the Parylene F films which represents a promising result for the aspired application to Via Last MEMS-TSV.

Dont have a licence yet? Then find out more about our products and how to get one now:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literature
go back to reference Cassidy C, Kraft J, Carniello S, Roger F, Ceric H, Singulani AP, Langer E, Schrank F (2012) Through silicon via reliability. IEEE Trans Device Mater Reliab 12(2):285–295CrossRef Cassidy C, Kraft J, Carniello S, Roger F, Ceric H, Singulani AP, Langer E, Schrank F (2012) Through silicon via reliability. IEEE Trans Device Mater Reliab 12(2):285–295CrossRef
go back to reference Chang C, Abe T, Esashi M (2004) Trench filling characteristics of low stress TEOS/ozone oxide deposited by PECVD and SACVD. Microsystem Technologies 10:97–102CrossRef Chang C, Abe T, Esashi M (2004) Trench filling characteristics of low stress TEOS/ozone oxide deposited by PECVD and SACVD. Microsystem Technologies 10:97–102CrossRef
go back to reference Dai F, Niu Z, Zhang W (2014) Study of metal mask assisted TSV bottom the dielectric layer etching process. In: IEEE Proceedings of the international conference on electronic packaging technology (ICEPT), pp 418–421 Dai F, Niu Z, Zhang W (2014) Study of metal mask assisted TSV bottom the dielectric layer etching process. In: IEEE Proceedings of the international conference on electronic packaging technology (ICEPT), pp 418–421
go back to reference Garrou P, Bower C, Ramm P (2008) Handbook of 3D integration—technology and applications of 3D integrated circuits. Wiley-VCH, WeinheimCrossRef Garrou P, Bower C, Ramm P (2008) Handbook of 3D integration—technology and applications of 3D integrated circuits. Wiley-VCH, WeinheimCrossRef
go back to reference Hofmann L, Dempwolf S, Reuter D, Ecke R, Gottfried K, Schulz SE, Knechtel R, Geßner T (2015) 3D integration approaches for MEMS and CMOS sensors based on a Cu through-silicon-via technology and wafer level bonding. Proc SPIE 9517:951709CrossRef Hofmann L, Dempwolf S, Reuter D, Ecke R, Gottfried K, Schulz SE, Knechtel R, Geßner T (2015) 3D integration approaches for MEMS and CMOS sensors based on a Cu through-silicon-via technology and wafer level bonding. Proc SPIE 9517:951709CrossRef
go back to reference Jung DY, Moon K-J, Park B-L, Choi G, Kang H-K, Chung C (2012) Properties of isolation liner and electrical characteristics of high aspect ratio TSV in 3D stacking technology. In: 23rd annual SEMI advanced semiconductor manufacturing conference (ASMC), pp 198–200 Jung DY, Moon K-J, Park B-L, Choi G, Kang H-K, Chung C (2012) Properties of isolation liner and electrical characteristics of high aspect ratio TSV in 3D stacking technology. In: 23rd annual SEMI advanced semiconductor manufacturing conference (ASMC), pp 198–200
go back to reference Kuisma H (2014) Glass isolated TSVs for MEMS. In: Proceedings of the 5th IEEE electronics system-integration technology conference (ESTC) Kuisma H (2014) Glass isolated TSVs for MEMS. In: Proceedings of the 5th IEEE electronics system-integration technology conference (ESTC)
go back to reference Lisker M, Marschmeyer S, Kaynak M, Tekin I (2011) Sub-atmospheric chemical vapor deposition of SiO2 for dielectric layers in high aspect ratio TSVs. ECS Trans 35(2):95CrossRef Lisker M, Marschmeyer S, Kaynak M, Tekin I (2011) Sub-atmospheric chemical vapor deposition of SiO2 for dielectric layers in high aspect ratio TSVs. ECS Trans 35(2):95CrossRef
go back to reference Majeed B, Pham N P, Tezcan DS, Beyne E (2008) Parylene N as a dielectric material for through silicon vias. In: IEEE Proceedings of the 58th electronic components and technology conference (ECTC), pp 1556–1561 Majeed B, Pham N P, Tezcan DS, Beyne E (2008) Parylene N as a dielectric material for through silicon vias. In: IEEE Proceedings of the 58th electronic components and technology conference (ECTC), pp 1556–1561
go back to reference McCann P, Somasundram K, Byrne S, Nevin A (2001) Conformal deposition of LPCVD TEOS. Proc SPIE 4557:329CrossRef McCann P, Somasundram K, Byrne S, Nevin A (2001) Conformal deposition of LPCVD TEOS. Proc SPIE 4557:329CrossRef
go back to reference Meinecke C, Hofmann L, Bertz A, Gottfried K, Gessner T (2013) Technologieentwicklung für optimiertes MEMS Packaging durch Si-TSV-Rückseitenkontaktierung. In: Proceedings of the Mikrosystemtechnik Kongress 2013 in Aachen, pp 713–716 Meinecke C, Hofmann L, Bertz A, Gottfried K, Gessner T (2013) Technologieentwicklung für optimiertes MEMS Packaging durch Si-TSV-Rückseitenkontaktierung. In: Proceedings of the Mikrosystemtechnik Kongress 2013 in Aachen, pp 713–716
go back to reference Ramaswami S, Wu B, Kumar A (2011) 3DIC stacking technology. McGrawHill, USA Ramaswami S, Wu B, Kumar A (2011) 3DIC stacking technology. McGrawHill, USA
go back to reference Rasmussen FE (2003) Electrical interconnections through CMOS wafers. Dissertation, Technical University of Denmark Rasmussen FE (2003) Electrical interconnections through CMOS wafers. Dissertation, Technical University of Denmark
go back to reference Sage S, John P, Dobritz S, Börnge J, Vitiello J, Böttcher M (2013) Investigation of different methods for isolation in through silicon via for 3D integration. Microelectron Eng 107:61–64CrossRef Sage S, John P, Dobritz S, Börnge J, Vitiello J, Böttcher M (2013) Investigation of different methods for isolation in through silicon via for 3D integration. Microelectron Eng 107:61–64CrossRef
go back to reference Shareef IA, Rubloff GW, Anderle M, Anderle M, Cotte J, Kim DH (1995) Subatmospheric chemical vapor deposition ozone/TEOS process for SiO2 trench filling. J Vac Sci Technol B 13(4):1888–1892CrossRef Shareef IA, Rubloff GW, Anderle M, Anderle M, Cotte J, Kim DH (1995) Subatmospheric chemical vapor deposition ozone/TEOS process for SiO2 trench filling. J Vac Sci Technol B 13(4):1888–1892CrossRef
go back to reference Sökmen Ü, Stranz A, Fündling S, Wehmann H-H, Bandalo V, Bora A, Tornow M, Waag A, Peiner E (2009) Capabilities of ICP-RIE cryogenic dry etching of silicon: review of exemplary microstructures. J Micromech Microeng 19(10):105005CrossRef Sökmen Ü, Stranz A, Fündling S, Wehmann H-H, Bandalo V, Bora A, Tornow M, Waag A, Peiner E (2009) Capabilities of ICP-RIE cryogenic dry etching of silicon: review of exemplary microstructures. J Micromech Microeng 19(10):105005CrossRef
go back to reference Tang C-W, Li K-M, Young H-T (2012) Improving the sidewall quality of nanosecond laser-drilled deep through-silicon vias by incorporating a wet chemical etching process. Micro Nano Lett 7(7):693–696CrossRef Tang C-W, Li K-M, Young H-T (2012) Improving the sidewall quality of nanosecond laser-drilled deep through-silicon vias by incorporating a wet chemical etching process. Micro Nano Lett 7(7):693–696CrossRef
go back to reference Tung BT, Cheng X, Watanabe N, Kato F, Kikuchi K, Aoyagi M (2014) Fabrication and electrical characterization of Parylene-HT liner bottom-up copper filled through silicon via (TSV). In: IEEE CPMT symposium Japan (ICSJ), pp 154–157 Tung BT, Cheng X, Watanabe N, Kato F, Kikuchi K, Aoyagi M (2014) Fabrication and electrical characterization of Parylene-HT liner bottom-up copper filled through silicon via (TSV). In: IEEE CPMT symposium Japan (ICSJ), pp 154–157
go back to reference Warnat S, Grunzig S, Marenco N, Reinert W, Ecke R, Lange P (2009) Through silicon via in micro-electromechanical systems. Mater Res Soc Symp Proc 1139:65–70 Warnat S, Grunzig S, Marenco N, Reinert W, Ecke R, Lange P (2009) Through silicon via in micro-electromechanical systems. Mater Res Soc Symp Proc 1139:65–70
Metadata
Title
Study on TSV isolation liners for a Via Last approach with the use in 3D-WLP for MEMS
Authors
Lutz Hofmann
Tobias Fischer
Thomas Werner
Franz Selbmann
Michael Rennau
Ramona Ecke
Stefan E. Schulz
Thomas Geßner
Publication date
29-12-2015
Publisher
Springer Berlin Heidelberg
Published in
Microsystem Technologies / Issue 7/2016
Print ISSN: 0946-7076
Electronic ISSN: 1432-1858
DOI
https://doi.org/10.1007/s00542-015-2797-8

Other articles of this Issue 7/2016

Microsystem Technologies 7/2016 Go to the issue