Skip to main content
Top
Published in: Microsystem Technologies 3/2017

18-05-2016 | Technical Paper

Wide range-low jitter PLL design for serializer

Authors: Jaydip K. Ravia, Mihir V. Shah, Harishanker Gupta, Sanjeev Mehta, Arup Roy Chowdhury

Published in: Microsystem Technologies | Issue 3/2017

Log in

Activate our intelligent search to find suitable subject content or patents.

search-config
loading …

Abstract

The paper presents the wide range phase-locked loop design for serializer. Serializer converts the 16 bit parallel data into serial, thus 16 times fast clock is required to synchronize the parallel data and serial data. PLL generates 16× serial clock from the parallel clock by frequency multiplication. PLL is simulated with 0.18 µm CMOS process. Major challenge of PLL design is to achieve large dynamic range. The PLL design for large dynamic range suffers from a high jitter at lower frequency and linearity issues. Advance CSVCO has been simulated with source degeneration technique and achieve wide linear range from 14 MHz to 1.05 GHz with 99.2 % linearity. The PVT Corners simulation shows 16 MHz to 1.04 GHz output range. Average power dissipation of the proposed PLL design is 2.7 mW. Worst case Peak to peak period jitter is 13.4 ps and rms jitter is 2.6 ps for 800 MHz output frequency.

Dont have a licence yet? Then find out more about our products and how to get one now:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literature
go back to reference Brownlee M, Hanumolu PK, Mayanam K, Moon UK (2006) A 0.5 to 2.5 GHz PLL with fully differential supply-regulated tuning. Solid state circuits conferences, IEEE International Brownlee M, Hanumolu PK, Mayanam K, Moon UK (2006) A 0.5 to 2.5 GHz PLL with fully differential supply-regulated tuning. Solid state circuits conferences, IEEE International
go back to reference Ko U, Balsara PT (2000) High-performance energy-efficient D-flip-flop circuits. IEEE VLSI Syst 8(1):94–98CrossRef Ko U, Balsara PT (2000) High-performance energy-efficient D-flip-flop circuits. IEEE VLSI Syst 8(1):94–98CrossRef
go back to reference Kulkarni M, Hosur MKN (2013) Design of a linear and wide range current starved voltage controlled oscillator for PLL. Int J Cybern Inf IJCI 21:23–30 Kulkarni M, Hosur MKN (2013) Design of a linear and wide range current starved voltage controlled oscillator for PLL. Int J Cybern Inf IJCI 21:23–30
go back to reference Kumar A, Mehta S, Paul S, Gupta HS, Parmar RM (2012) Indigenous development of SERDES interface for miniaturization. In: International conference on emerging technology trends in electronics, communication and networking Kumar A, Mehta S, Paul S, Gupta HS, Parmar RM (2012) Indigenous development of SERDES interface for miniaturization. In: International conference on emerging technology trends in electronics, communication and networking
go back to reference Lin F (2000) Research and design of low jitter, wide locking range all-digital phase-locked and delay-locked loops Lin F (2000) Research and design of low jitter, wide locking range all-digital phase-locked and delay-locked loops
go back to reference Miyazaki T, Hashimoto M, Onodera H (2004) A performance comparison of PLLs for clock generation using ring oscillator VCO and LC oscillator in a digital CMOS process, ASPDAC, 27–30 Jan 2004 Miyazaki T, Hashimoto M, Onodera H (2004) A performance comparison of PLLs for clock generation using ring oscillator VCO and LC oscillator in a digital CMOS process, ASPDAC, 27–30 Jan 2004
go back to reference Namboothiri KG (2012) High speed clock recovery in FPGA for SERDES app. Project report. Department of Avionics, Indian Institute of Space Science and Technology, Thiruvananthapuram Namboothiri KG (2012) High speed clock recovery in FPGA for SERDES app. Project report. Department of Avionics, Indian Institute of Space Science and Technology, Thiruvananthapuram
go back to reference Razavi B (2001) Design of analog CMOS integrated circuits, International edn. McGraw Hill publications, Maidenheach Razavi B (2001) Design of analog CMOS integrated circuits, International edn. McGraw Hill publications, Maidenheach
go back to reference Razavi B (2003) Monolithic phase-locked loops and clock recovery circuits, IEEE Press Razavi B (2003) Monolithic phase-locked loops and clock recovery circuits, IEEE Press
Metadata
Title
Wide range-low jitter PLL design for serializer
Authors
Jaydip K. Ravia
Mihir V. Shah
Harishanker Gupta
Sanjeev Mehta
Arup Roy Chowdhury
Publication date
18-05-2016
Publisher
Springer Berlin Heidelberg
Published in
Microsystem Technologies / Issue 3/2017
Print ISSN: 0946-7076
Electronic ISSN: 1432-1858
DOI
https://doi.org/10.1007/s00542-016-2974-4

Other articles of this Issue 3/2017

Microsystem Technologies 3/2017 Go to the issue