Skip to main content

2024 | OriginalPaper | Buchkapitel

Design and Verification of 3D Network-on-Chip Router

verfasst von : Gurleen Kaur, Deepika Bansal

Erschienen in: Flexible Electronics for Electric Vehicles

Verlag: Springer Nature Singapore

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

Devices with rapid speed, low power, and minimal space usage are necessary for modern life. An increase in the amount of data transfer from one IP block to another existing on the same chip reduces the operating frequency of the system-on-chip device due to an increase in the number of IP blocks. Network-on-chip router can operate at a higher speed and consume less area, which is a viable solution to the stated problem. Furthermore, the performance of the network on chip router can be significantly improved by adding 3D IC technology, which improves network throughput and provides minimal latency. The 3D NOC router has been designed by reversible logic to prevent loss of information and to reduce heat dissipation, gate counts, and garbage outputs. In the paper, 3D NOC router has been designed and verified using Verilog HDL. An improved reversible logic-based 3D NOC router has been simulated and synthesized. The results indicate low latency, high performance, and improved frequency design.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Sobarad SM, Sarkar S (2016) FPGA Implementation of high speed and low area four port network-on-chip (NoC) router. IOSR J VLSI Signal Process (IOSR-JVSP) 6(6), Ver. III:52–57 Sobarad SM, Sarkar S (2016) FPGA Implementation of high speed and low area four port network-on-chip (NoC) router. IOSR J VLSI Signal Process (IOSR-JVSP) 6(6), Ver. III:52–57
2.
Zurück zum Zitat Veadesh B, Venkatapragadeesh B (2018) Design and analysis of an efficient 3D – Network on – chip (NoC) router”. Int Conf Recent InnovElectr, Electron Commun Eng (ICRIEECE) Veadesh B, Venkatapragadeesh B (2018) Design and analysis of an efficient 3D – Network on – chip (NoC) router”. Int Conf Recent InnovElectr, Electron Commun Eng (ICRIEECE)
3.
Zurück zum Zitat Sastry Hari SK, Shroff S (2006) Efficient building blocks for reversible sequential circuit design. In: 49th IEEE international Midwest symposium on circuits and systems, vol 2, 6–9 Aug 2006 Sastry Hari SK, Shroff S (2006) Efficient building blocks for reversible sequential circuit design. In: 49th IEEE international Midwest symposium on circuits and systems, vol 2, 6–9 Aug 2006
4.
Zurück zum Zitat Opoku Agyeman M, Ahmadinia A (2011) Low power heterogeneous 3D networks-on-chip architectures. In: 2011 international conference on high performance computing & simulation, 04–08 July 2011. pp 533–538 Opoku Agyeman M, Ahmadinia A (2011) Low power heterogeneous 3D networks-on-chip architectures. In: 2011 international conference on high performance computing & simulation, 04–08 July 2011. pp 533–538
5.
Zurück zum Zitat Bhattacharya S, Sen A (2019) Power and delay analysis of logic circuits using reversible gates. Int J Latest Technol Engi-Neering, Manag Appl Sci (IJLTEMAS) VIII(XII):54–63 Bhattacharya S, Sen A (2019) Power and delay analysis of logic circuits using reversible gates. Int J Latest Technol Engi-Neering, Manag Appl Sci (IJLTEMAS) VIII(XII):54–63
7.
Zurück zum Zitat Palnitkar S (1996) Verilog HDL: a guide to design and synthesis, 2nd edn. SunSoft Press, 9788129700926 Palnitkar S (1996) Verilog HDL: a guide to design and synthesis, 2nd edn. SunSoft Press, 9788129700926
8.
Zurück zum Zitat Navabi Z (1999) Verilog digital system design, 2nd edn. McGraw-Hill, 9780071373043 Navabi Z (1999) Verilog digital system design, 2nd edn. McGraw-Hill, 9780071373043
Metadaten
Titel
Design and Verification of 3D Network-on-Chip Router
verfasst von
Gurleen Kaur
Deepika Bansal
Copyright-Jahr
2024
Verlag
Springer Nature Singapore
DOI
https://doi.org/10.1007/978-981-99-4795-9_12