Skip to main content

2020 | OriginalPaper | Buchkapitel

Design, Development and Validation of Fault-Tolerant Processor and Integrated Development Environment for Space and Defence Applications: Indigenous Initiative

verfasst von : P. Balasubramanian, B. Kusuma Kumari, S. Kalyan Kumar, Anil N. Terkar, Chnab Sankar, Sudhanshu Kumar, Vikram Singh Parihar, J. V. R. Sagar, C. Ramesh Reddy

Erschienen in: Advances in Small Satellite Technologies

Verlag: Springer Singapore

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

Space and defence electronics system demands higher reliability for its operation in harsh (Maurer et al. in John Hopkins APL Tech Dig 28, 2008 [1]) and tough application environments. Development of processor (Azambuja et al. in IEEE Trans Nucl Sci 59, 2012 [2]) based electronics systems has advantages over sequencer logics, viz. high operating frequency, handle complex algorithm for autonomous operations, supports multiinput and multioutput systems, low form factor, ultra-low-power consumption and increased reliability. The operation of processor under various environmental conditions and its uninterrupted operations pave way to achieve successful missions. Most of the on-board computers for the space and defence systems are subjected to harsh environments due to cosmic radiations(aerial), high temperature, vibrations, sand and dust. Modular redundancy concepts aid to improve reliability however at the cost of increased form factor and enhanced power requirements. Researchers across the globe evolved with various methods and techniques to increase the ruggedness of the electronics systems. Traditional design hardening techniques viz. modular redundancies, parity algorithms, cyclic redundancy checks, single error correction and double error detection are in use to develop the fault-tolerant on-board computers. Since most of the fault-tolerant processors developed using in-house design, process hardening techniques for specific purpose, the availability of the same for the strategic programs and critical applications is limited and export controlled. To mitigate the scenarios, an indigenous effort has been made to architect, design, develop and validate the fault-tolerant processor using DRDO processor core (Series-A). The core is indigenously developed by DRDO. Using the fault-tolerant design methods, the indigenous processor core is upgraded to a fault-tolerant core. The core is RISC-based 32-bit architecture. The non-fault tolerant (FT) core is architected to incorporate the FT feature using the in-house and traditional techniques, viz. modular redundancy, single error correction and double error detection for FFs and registers, parity logics for memories. To provide the operational compatibility and to estimate the performance of FT-core using the user’s application algorithm, an integrated development environment (IDE) is designed, developed and validated. The FT-core with a frequency of up to 50 MHz in FPGA is validated using the application program for the function-A (aerial) and function-B (ground) strategic systems. The functional performance was on par with the industry architecture. The timing performance is satisfactory and met the user’s functional requirement. To meet the high performance and computational intensive requirements of the futuristic programs, the FT-core to be developed using dual or quad-core approach with appropriate fault-tolerant techniques.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Maurer RH, Fraeman ME, Martin MN, Roth DR (2008) Harsh environments: space radiation environment, effects, and mitigation. John Hopkins APL Tech Dig 28(1) Maurer RH, Fraeman ME, Martin MN, Roth DR (2008) Harsh environments: space radiation environment, effects, and mitigation. John Hopkins APL Tech Dig 28(1)
2.
Zurück zum Zitat Azambuja JR, Pagliarini S, Altieri M, Kastensmidt FL, Hübner M, Becker J, Foucard G, Velazco R (2012) A fault tolerant approach to detect transient faults in microprocessors based on a non-intrusive reconfigurable hardware. IEEE Trans Nucl Sci 59(4) Azambuja JR, Pagliarini S, Altieri M, Kastensmidt FL, Hübner M, Becker J, Foucard G, Velazco R (2012) A fault tolerant approach to detect transient faults in microprocessors based on a non-intrusive reconfigurable hardware. IEEE Trans Nucl Sci 59(4)
3.
Zurück zum Zitat Tam S (Xilinx) (2006) Single error correction and double error correction. XAPP645 (v2.2), Aug 2006 Tam S (Xilinx) (2006) Single error correction and double error correction. XAPP645 (v2.2), Aug 2006
4.
Zurück zum Zitat Todd B, Uznanski S (CERN, Geneva, Switzerland) (2014) Radiation risks and mitigation in electronic systems. In: Proceedings of the CAS-CERN Accelerator School: Power Converters, Baden, Switzerland, 7–14 May 2014 Todd B, Uznanski S (CERN, Geneva, Switzerland) (2014) Radiation risks and mitigation in electronic systems. In: Proceedings of the CAS-CERN Accelerator School: Power Converters, Baden, Switzerland, 7–14 May 2014
5.
Zurück zum Zitat Wang L-T, Stroud CE, Touba NA (2008) System on chip test architectures—nanometer design for testability, 1st edn. Elsevier, Amsterdam Wang L-T, Stroud CE, Touba NA (2008) System on chip test architectures—nanometer design for testability, 1st edn. Elsevier, Amsterdam
6.
Zurück zum Zitat Space product assurance: techniques for radiation effects mitigation in ASICs and FPGAs handbook (ECSS-Q-HB-60-02A) dated 1st Sept 2016 Space product assurance: techniques for radiation effects mitigation in ASICs and FPGAs handbook (ECSS-Q-HB-60-02A) dated 1st Sept 2016
7.
Zurück zum Zitat Space product assurance: radiation hardness assurance—EEE components (ECSS-Q-ST-60-15C) dated 1st Oct 2012 Space product assurance: radiation hardness assurance—EEE components (ECSS-Q-ST-60-15C) dated 1st Oct 2012
8.
Zurück zum Zitat Agarwal S, Bhatia R, Padmavathi N, Sudhakar S, Udupa S (2013) System on chip approach for onboard computer. In: IEEE international conference on signal processing, computing and control (ISPCC), Sept 2013, Solan, India Agarwal S, Bhatia R, Padmavathi N, Sudhakar S, Udupa S (2013) System on chip approach for onboard computer. In: IEEE international conference on signal processing, computing and control (ISPCC), Sept 2013, Solan, India
Metadaten
Titel
Design, Development and Validation of Fault-Tolerant Processor and Integrated Development Environment for Space and Defence Applications: Indigenous Initiative
verfasst von
P. Balasubramanian
B. Kusuma Kumari
S. Kalyan Kumar
Anil N. Terkar
Chnab Sankar
Sudhanshu Kumar
Vikram Singh Parihar
J. V. R. Sagar
C. Ramesh Reddy
Copyright-Jahr
2020
Verlag
Springer Singapore
DOI
https://doi.org/10.1007/978-981-15-1724-2_40

    Premium Partner