Skip to main content

2019 | OriginalPaper | Buchkapitel

Design of Wallace Tree Multiplier Using Sparse Kogge-Stone and Brent–Kung Adders

verfasst von : M. Lokesh Chowdary, A. Mallaiah, A. Jaya Lakshmi

Erschienen in: Innovations in Electronics and Communication Engineering

Verlag: Springer Singapore

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

In many digital signal processors and different applications, the massive role is played by the multiplier. In any VLSI design mainly power, area and speed play a massive role, by improving any of these parameters the overall performance will be improved. Array multipliers and Tree multipliers are various types of multipliers, among those Wallace tree multiplier belongs to Tree multiplier which is better than booth multiplier in terms of speed, area, design complexity. Different existing approaches had been developed for the reduction of partial products. One of the existing approaches uses full adders and half adders in Wallace tree multiplier, but by using this approach number of stages would be increased when higher order multiplication is considered. To overcome this, an approach is proposed which includes 4:2 compressors & parallel prefix adders in Wallace tree multiplier design.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Bais K, Ali Z (2016) Design of a high-speed Wallace tree multiplier. Int J Eng Sci Res Technol 5(6) (June 2016) Bais K, Ali Z (2016) Design of a high-speed Wallace tree multiplier. Int J Eng Sci Res Technol 5(6) (June 2016)
2.
Zurück zum Zitat Jaiswal KB, Nithish Kumar V, Seshadri P, Lakshminarayanan G (2015) Low power Wallace tree multiplier using modified full adder. In: 2015 3rd international conference on signal processing, communication and networking (ICSCN) Jaiswal KB, Nithish Kumar V, Seshadri P, Lakshminarayanan G (2015) Low power Wallace tree multiplier using modified full adder. In: 2015 3rd international conference on signal processing, communication and networking (ICSCN)
3.
Zurück zum Zitat George JP, Ramesh P (2015) Wallace tree multiplier using compressor. Int J Curr Eng Technol 5(3) (June 2015) George JP, Ramesh P (2015) Wallace tree multiplier using compressor. Int J Curr Eng Technol 5(3) (June 2015)
4.
Zurück zum Zitat Padmajarani SV, Muralidhar M (2012) A new approach to implement parallel prefix adders in an FPGA. Int J Eng Res Appl (IJERA) 2(4):1524–1528 (July–August 2012) Padmajarani SV, Muralidhar M (2012) A new approach to implement parallel prefix adders in an FPGA. Int J Eng Res Appl (IJERA) 2(4):1524–1528 (July–August 2012)
5.
Zurück zum Zitat Sreenivasa Goud E, Praveen Kumar PC (2013) Design and characterization of Sparse Kogge stone parallel prefix adder using FPGA. Int J Sci Eng Technol Res 02(06):467–479 (July 2013) Sreenivasa Goud E, Praveen Kumar PC (2013) Design and characterization of Sparse Kogge stone parallel prefix adder using FPGA. Int J Sci Eng Technol Res 02(06):467–479 (July 2013)
6.
Zurück zum Zitat Dhivya C, Thiruppathi M, Sowmiya R (2015) Design of 8x8 Wallace multiplier using mux based full adder with compressor. Int Res J Eng Technol (Irjet) 02 (08 Nov 2015) Dhivya C, Thiruppathi M, Sowmiya R (2015) Design of 8x8 Wallace multiplier using mux based full adder with compressor. Int Res J Eng Technol (Irjet) 02 (08 Nov 2015)
7.
Zurück zum Zitat Kumar P, Kaur J (2014) Design of modified parallel prefix knowles adder. Int J Sci Res (IJSR) 3(7) (July 2014) Kumar P, Kaur J (2014) Design of modified parallel prefix knowles adder. Int J Sci Res (IJSR) 3(7) (July 2014)
8.
Zurück zum Zitat Potdukhe PP, Jaiswal VD (2016) Design of high speed carry select adder using Brent Kung adder. In: International conference on electrical, electronics, and optimization techniques (ICEEOT)—2016 Potdukhe PP, Jaiswal VD (2016) Design of high speed carry select adder using Brent Kung adder. In: International conference on electrical, electronics, and optimization techniques (ICEEOT)—2016
9.
Zurück zum Zitat Nair S, Khade RH, Saraf A (2015) Design and analysis of various 32 bit multipliers in an approach towards a fast multiplier. Int J Adv Res Electr Electron Instrum Eng 4(7) (July 2015) Nair S, Khade RH, Saraf A (2015) Design and analysis of various 32 bit multipliers in an approach towards a fast multiplier. Int J Adv Res Electr Electron Instrum Eng 4(7) (July 2015)
10.
Zurück zum Zitat Swathi AC, Yuvraj T, Praveen J, Raghavendra Rao A (2016) A novel modified low power Wallace tree multiplier using full and half adder. Int J Innov Res Electr Electron Instrum Control Eng 4(5) (May 2016) Swathi AC, Yuvraj T, Praveen J, Raghavendra Rao A (2016) A novel modified low power Wallace tree multiplier using full and half adder. Int J Innov Res Electr Electron Instrum Control Eng 4(5) (May 2016)
11.
Zurück zum Zitat Kaur JK (2013) Structural VHDL implementation of Wallace multiplier. Int J Sci Eng Res 4(4) (April 2013) Kaur JK (2013) Structural VHDL implementation of Wallace multiplier. Int J Sci Eng Res 4(4) (April 2013)
12.
Zurück zum Zitat Bansal H, Sharma KG, Sharma T (2014) Wallace tree multiplier designs: a performance comparison. Innov Syst Des Eng 5(5) Bansal H, Sharma KG, Sharma T (2014) Wallace tree multiplier designs: a performance comparison. Innov Syst Des Eng 5(5)
13.
Zurück zum Zitat Rani G, Kumar S (2014) Delay analysis of parallel-prefix adders. Int J Sci Res (IJSR) 3(6) (June 2014) Rani G, Kumar S (2014) Delay analysis of parallel-prefix adders. Int J Sci Res (IJSR) 3(6) (June 2014)
14.
Zurück zum Zitat Rani G, Kumar S (2014) Delay analysis of parallel-prefix adders. Int J Sci Res (IJSR) 3(6) (June 2014) Rani G, Kumar S (2014) Delay analysis of parallel-prefix adders. Int J Sci Res (IJSR) 3(6) (June 2014)
Metadaten
Titel
Design of Wallace Tree Multiplier Using Sparse Kogge-Stone and Brent–Kung Adders
verfasst von
M. Lokesh Chowdary
A. Mallaiah
A. Jaya Lakshmi
Copyright-Jahr
2019
Verlag
Springer Singapore
DOI
https://doi.org/10.1007/978-981-10-8204-7_20

Neuer Inhalt