Skip to main content

2001 | OriginalPaper | Buchkapitel

A Compact Rijndael Hardware Architecture with S-Box Optimization

verfasst von : Akashi Satoh, Sumio Morioka, Kohji Takano, Seiji Munetoh

Erschienen in: Advances in Cryptology — ASIACRYPT 2001

Verlag: Springer Berlin Heidelberg

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Compact and high-speed hardware architectures and logic optimization methods for the AES algorithm Rijndael are described. Encryption and decryption data paths are combined and all arithmetic components are reused. By introducing a new composite field, the S-Box structure is also optimized. An extremely small size of 5.4 Kgates is obtained for a 128-bit key Rijndael circuit using a 0.11-μmCMOS standard cell library. It requires only 0.052 mm2 of area to support both encryption and decryption with 311 Mbps throughput. By making effective use of the SPN parallel feature, the throughput can be boosted up to 2.6 Gbps for a high-speed implementation whose size is 21.3 Kgates.

Metadaten
Titel
A Compact Rijndael Hardware Architecture with S-Box Optimization
verfasst von
Akashi Satoh
Sumio Morioka
Kohji Takano
Seiji Munetoh
Copyright-Jahr
2001
Verlag
Springer Berlin Heidelberg
DOI
https://doi.org/10.1007/3-540-45682-1_15

Premium Partner