Skip to main content
Erschienen in: Wireless Personal Communications 4/2018

22.02.2018

Self Clock-Gating Scheme for Low Power Basic Logic Element Architecture

verfasst von: R. Udaiyakumar, Senoj Joseph, T. V. P. Sundararajan, D. Vigneswaran, R. Maheswar, Iraj S. Amiri

Erschienen in: Wireless Personal Communications | Ausgabe 4/2018

Einloggen

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

For field programmable gate arrays (FPGAs) to retain their semiconductor market and to be competitive as a choice for portable applications, the FPGA industry must adopt new techniques for dynamic and static power reduction. In this paper, a new scheme called ‘self clock-gating’ is introduced to reduce the dynamic power of basic logic elements. Circuits are designed using 16 nm Berkeley’s Predictive technology model and tanner EDA tool is used for simulation. When we consider the average power, proposed architecture consumes 14% lesser than standard architecture. However, proposed architecture consumes only 6% of static power as that of standard architecture. If we consider the energy (power delay product), with the leakage reduction technique, the power delay product is 0.164 femto joules for the proposed architecture but in standard architecture, it is 0.200 femto joules.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Kuon, I., Tessier, R., & Rose, J. (2008). FPGA architecture: Survey and Challenges. Foundations and Trends in Electronic Design Automation, 2(2), 135–253.CrossRef Kuon, I., Tessier, R., & Rose, J. (2008). FPGA architecture: Survey and Challenges. Foundations and Trends in Electronic Design Automation, 2(2), 135–253.CrossRef
2.
Zurück zum Zitat Ahmed, E., & Rose, J. (2002). The effect of LUT and cluster size on deep-submicron FPGA performance and density. In ACM/SIGDA international symposium on field programmable gate arrays (pp. 85–94). Monterey, CA. Ahmed, E., & Rose, J. (2002). The effect of LUT and cluster size on deep-submicron FPGA performance and density. In ACM/SIGDA international symposium on field programmable gate arrays (pp. 85–94). Monterey, CA.
3.
Zurück zum Zitat Li, F., Chen, D., He, L., & Cong, J. (2003). Architecture evaluation for power efficient FPGAs. In ACM/SIGDA international symposium on field programmable gate arrays (pp. 175–184). Monterey, CA. Li, F., Chen, D., He, L., & Cong, J. (2003). Architecture evaluation for power efficient FPGAs. In ACM/SIGDA international symposium on field programmable gate arrays (pp. 175–184). Monterey, CA.
4.
Zurück zum Zitat Farooq, U., et al. (2012). Tree-based heterogeneous FPGA architectures, chapter 2. New York: Springer.CrossRef Farooq, U., et al. (2012). Tree-based heterogeneous FPGA architectures, chapter 2. New York: Springer.CrossRef
5.
Zurück zum Zitat Baharvand, F., & Fakhraie, S. M. (1997). Design of an optimized architecture for the logic blocks of FPGA ICs. In Third annual international conference Computer Society of Iran (Tehran, Iran) (pp. 206–214). December 23–25, 1997. Baharvand, F., & Fakhraie, S. M. (1997). Design of an optimized architecture for the logic blocks of FPGA ICs. In Third annual international conference Computer Society of Iran (Tehran, Iran) (pp. 206–214). December 23–25, 1997.
6.
Zurück zum Zitat Rivoallon, F. (2011). Reducing switching power with intelligent clock gating. Xilinx white paper, WP370 (v1.3). March 1, 2011. Rivoallon, F. (2011). Reducing switching power with intelligent clock gating. Xilinx white paper, WP370 (v1.3). March 1, 2011.
7.
Zurück zum Zitat Huda, S., Mallick, M., & Anderson, J. H. (2009). Clock gating architectures for FPGA power reduction. In International conference on field programmable logic and applications (pp 12–118). Huda, S., Mallick, M., & Anderson, J. H. (2009). Clock gating architectures for FPGA power reduction. In International conference on field programmable logic and applications (pp 12–118).
8.
Zurück zum Zitat Chen, D., Cong, J., & Fan, Y. (2003). Low-power high-level synthesis for FPGA architectures. In Proceedings of ISLPED’03. Chen, D., Cong, J., & Fan, Y. (2003). Low-power high-level synthesis for FPGA architectures. In Proceedings of ISLPED’03.
9.
Zurück zum Zitat Lamoureux, J., & Luk, W. (2008). An overview of low-power techniques for field-programmable gate arrays. In NASA/ESA conference on adaptive hardware and systems (pp. 338–345). Lamoureux, J., & Luk, W. (2008). An overview of low-power techniques for field-programmable gate arrays. In NASA/ESA conference on adaptive hardware and systems (pp. 338–345).
10.
Zurück zum Zitat Mortdal, S., & Memik, S. O. (2006). Power optimization techniques for SRAM based FPGAs. In Proceedings of international conference on field programmable logic and applications (pp. 1–2). Mortdal, S., & Memik, S. O. (2006). Power optimization techniques for SRAM based FPGAs. In Proceedings of international conference on field programmable logic and applications (pp. 1–2).
11.
Zurück zum Zitat Zhao, W., & Cao, Y. (2006). New generation of predictive technology model for sub-45 nm early design exploration. IEEE Transactions on Electron Devices, 53(11), 2816–2823.CrossRef Zhao, W., & Cao, Y. (2006). New generation of predictive technology model for sub-45 nm early design exploration. IEEE Transactions on Electron Devices, 53(11), 2816–2823.CrossRef
Metadaten
Titel
Self Clock-Gating Scheme for Low Power Basic Logic Element Architecture
verfasst von
R. Udaiyakumar
Senoj Joseph
T. V. P. Sundararajan
D. Vigneswaran
R. Maheswar
Iraj S. Amiri
Publikationsdatum
22.02.2018
Verlag
Springer US
Erschienen in
Wireless Personal Communications / Ausgabe 4/2018
Print ISSN: 0929-6212
Elektronische ISSN: 1572-834X
DOI
https://doi.org/10.1007/s11277-018-5385-2

Weitere Artikel der Ausgabe 4/2018

Wireless Personal Communications 4/2018 Zur Ausgabe

Neuer Inhalt