Skip to main content

2018 | OriginalPaper | Buchkapitel

Cellular Automata Logic Block Observer Based Testing for Network-on-Chip Architecture

verfasst von : Shaik Mohammed Waseem, Afroz Fatima

Erschienen in: Intelligent Computing and Information and Communication

Verlag: Springer Singapore

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

Necessity to test the logic circuits has increased rapidly due to the increase in number of applications being hosted on a single chip. This in turn has demanded the design of testing architectures which are capable of providing high fault coverage with less resource utilization and minimal power usage. Cellular Automata Logic Block Observer (CALBO), a technique homologous to Built-In Logic Block Observer (BILBO), has been considered in this paper to test the routers which are considered as important components of a Network-on-Chip (NoC) architecture. The resource utilization and power report of the design have been successfully generated to list out the advantages of the CALBO in comparison to BILBO for the architecture considered.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat G. Strawn, C. Strawn, “Moores law at fifty,” IT Professional, vol. 17, no. 6, pp. 69–72, 2015. G. Strawn, C. Strawn, “Moores law at fifty,” IT Professional, vol. 17, no. 6, pp. 69–72, 2015.
2.
Zurück zum Zitat Stephen Wolfram, “A New Kind of Science”, Wolfram Media Inc., 2001. Stephen Wolfram, “A New Kind of Science”, Wolfram Media Inc., 2001.
3.
Zurück zum Zitat C. Rozon and H. T. Mouftah, “Pseudo-random testing of CMOS ternary logic circuits,” [1988] Proceedings. The Eighteenth International Symposium on Multiple-Valued Logic, Palma de Mallorca, Spain, 1988, pp. 316–320. C. Rozon and H. T. Mouftah, “Pseudo-random testing of CMOS ternary logic circuits,” [1988] Proceedings. The Eighteenth International Symposium on Multiple-Valued Logic, Palma de Mallorca, Spain, 1988, pp. 316–320.
4.
Zurück zum Zitat P. D. Hortensius, R. D. McLeod and B. W. Podaima, “Cellular automata circuits for built-in self-test,” in IBM Journal of Research and Development, vol. 34, no. 2.3, pp. 389–405, March 1990. P. D. Hortensius, R. D. McLeod and B. W. Podaima, “Cellular automata circuits for built-in self-test,” in IBM Journal of Research and Development, vol. 34, no. 2.3, pp. 389–405, March 1990.
5.
Zurück zum Zitat G. Jervan, T. Shchenova and R. Ubar, “Hybrid BIST Scheduling for NoC-Based SoCs,” 2006 NORCHIP, Linkoping, 2006, pp. 141–144. G. Jervan, T. Shchenova and R. Ubar, “Hybrid BIST Scheduling for NoC-Based SoCs,” 2006 NORCHIP, Linkoping, 2006, pp. 141–144.
6.
Zurück zum Zitat Chun-Lung Hsu and Chang-Hsin Cheng, “Low-Power built-in logic block observer realization for BIST applications,” 2007 7th International Conference on ASIC, Guilin, 2007, pp. 994–997. Chun-Lung Hsu and Chang-Hsin Cheng, “Low-Power built-in logic block observer realization for BIST applications,” 2007 7th International Conference on ASIC, Guilin, 2007, pp. 994–997.
7.
Zurück zum Zitat K. Namba and H. Ito, “Soft Error Tolerant BILBO FF,” 2010 IEEE 25th International Symposium on Defect and Fault Tolerance in VLSI Systems, Kyoto, 2010, pp. 73–81. K. Namba and H. Ito, “Soft Error Tolerant BILBO FF,” 2010 IEEE 25th International Symposium on Defect and Fault Tolerance in VLSI Systems, Kyoto, 2010, pp. 73–81.
8.
Zurück zum Zitat E. Sadredini, M. Najafi, M. Fathy and Z. Navabi, “BILBO-friendly hybrid BIST architecture with asymmetric polynomial reseeding,” The 16th CSI International Symposium on Computer Architecture and Digital Systems (CADS 2012), Shiraz, Fars, 2012, pp. 145–149. E. Sadredini, M. Najafi, M. Fathy and Z. Navabi, “BILBO-friendly hybrid BIST architecture with asymmetric polynomial reseeding,” The 16th CSI International Symposium on Computer Architecture and Digital Systems (CADS 2012), Shiraz, Fars, 2012, pp. 145–149.
9.
Zurück zum Zitat L. Gao, Y. Zhang and J. Zhao, “BIST using Cellular Automata as test pattern generator and response compaction”, Consumer Electronics, Communications and Networks (CECNet), 2012 2nd International Conference on, Yichang, 2012, pp. 200–203. L. Gao, Y. Zhang and J. Zhao, “BIST using Cellular Automata as test pattern generator and response compaction”, Consumer Electronics, Communications and Networks (CECNet), 2012 2nd International Conference on, Yichang, 2012, pp. 200–203.
10.
Zurück zum Zitat S. M. Waseem and A. Fatima, “Pursuance measures of CRA & HRA for 3D networks on a 7-port router schema,” 2015 International Conference on Communications and Signal Processing (ICCSP), Melmaruvathur, 2015, pp. 0055–0061. S. M. Waseem and A. Fatima, “Pursuance measures of CRA & HRA for 3D networks on a 7-port router schema,” 2015 International Conference on Communications and Signal Processing (ICCSP), Melmaruvathur, 2015, pp. 0055–0061.
11.
Zurück zum Zitat M. L. Bushnell and V. D. Agrawal, Essentials of Electronic Testing for Digital, Memory, and Mixed-Signal VLSI Circuits. Springer, 2000. M. L. Bushnell and V. D. Agrawal, Essentials of Electronic Testing for Digital, Memory, and Mixed-Signal VLSI Circuits. Springer, 2000.
12.
Zurück zum Zitat Stephen Wolfram, “Random sequence generation by cellular automata”, Advances in Applied Mathematics, vol. 7, Issue 2, 1986, pp. 123–169. Stephen Wolfram, “Random sequence generation by cellular automata”, Advances in Applied Mathematics, vol. 7, Issue 2, 1986, pp. 123–169.
13.
Zurück zum Zitat A. Fatima and S. M. Waseem, “Cellular Automata based Built-In-Self Test implementation for Star Topology NoC,” 2017 11th International Conference on Intelligent Systems and Control (ISCO), Coimbatore, 2017, pp. 45–48. A. Fatima and S. M. Waseem, “Cellular Automata based Built-In-Self Test implementation for Star Topology NoC,” 2017 11th International Conference on Intelligent Systems and Control (ISCO), Coimbatore, 2017, pp. 45–48.
14.
Zurück zum Zitat P. D. Hortensius, R. D. McLeod and H. C. Card, “Cellular automata-based signature analysis for built-in self-test,” in IEEE Transactions on Computers, vol. 39, no. 10, pp. 1273–1283, Oct 1990. P. D. Hortensius, R. D. McLeod and H. C. Card, “Cellular automata-based signature analysis for built-in self-test,” in IEEE Transactions on Computers, vol. 39, no. 10, pp. 1273–1283, Oct 1990.
Metadaten
Titel
Cellular Automata Logic Block Observer Based Testing for Network-on-Chip Architecture
verfasst von
Shaik Mohammed Waseem
Afroz Fatima
Copyright-Jahr
2018
Verlag
Springer Singapore
DOI
https://doi.org/10.1007/978-981-10-7245-1_3

Premium Partner