Skip to main content

2023 | OriginalPaper | Buchkapitel

FPGA Implementation of Efficient 32-Bit 3-Operand Addition Using Kogge–Stone (KS) Parallel Prefix Adder

verfasst von : Masarla Rajesh, B. Bala Tripura Sundari

Erschienen in: Proceedings of Fourth International Conference on Communication, Computing and Electronics Systems

Verlag: Springer Nature Singapore

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

For performing efficient modular arithmetic operations, several cryptographic and pseudorandom bit generator (PRBG) algorithms utilize a 3-operand binary adder as the primary functional unit. The Carry Save Adder is the most common adder used for performing the three-operand extension (CS3A). On the other hand, the ripple-carry step of CS3A results in a significant delay while transmitting the output signals. Due to the lengthy delay, it influences the performance of MDCLG architecture. For performing three-operand addition, two-operand adders, such as Kooge Stone (KSA), can be used. This will decrease the critical route latency, delay, and area compared to other parallel prefix adders. The proposed high-speed and space-efficient adder architecture for performing three-operand binary operations includes carry-prefix computation logic after performing the pre-compute bitwise addition. The proposed adder design reduces the adder latency while consuming less area and power. A Kogge–Stone parallel prefix adder has been used to develop a novel architecture for the proposed 8-bit, 16-bit, and 32-bit three-operand adders. The proposed architecture is implemented by using Verilog coding, and further, the power and delay extraction has been performed by using a Xilinx tool. The proposed architecture has been developed by using the MDCLCG method with the three-operand adder, and further, the proposed architecture is proven with respect to delay as well as area and power.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Literatur
9.
Zurück zum Zitat Tapasvi B, Sinduri KB, Lakshmi BGSSB, Kumar NU (2015) Implementation of 64-bit Kogge Stone carry select adder with ZFC for efficient area. In: 2015 IEEE international conference on electrical, computer and communication technologies (ICECCT), pp 1–6. https://doi.org/10.1109/ICECCT.2015.7226154 Tapasvi B, Sinduri KB, Lakshmi BGSSB, Kumar NU (2015) Implementation of 64-bit Kogge Stone carry select adder with ZFC for efficient area. In: 2015 IEEE international conference on electrical, computer and communication technologies (ICECCT), pp 1–6. https://​doi.​org/​10.​1109/​ICECCT.​2015.​7226154
12.
Zurück zum Zitat Ramapragada KST, Netla AKR, Chattada PK, Manickam B (2021) Design and FPGA implementation of high-speed area and power efficient 64-bit modified dual CLCG based pseudo random bit generator. In: 2021 IEEE international symposium on smart electronic systems (iSES), pp 93–98. https://doi.org/10.1109/iSES52644.2021.00032 Ramapragada KST, Netla AKR, Chattada PK, Manickam B (2021) Design and FPGA implementation of high-speed area and power efficient 64-bit modified dual CLCG based pseudo random bit generator. In: 2021 IEEE international symposium on smart electronic systems (iSES), pp 93–98. https://​doi.​org/​10.​1109/​iSES52644.​2021.​00032
13.
Zurück zum Zitat Mohan K, Devi A, Nirmala Sethumadhavan M, Santhya R (2018) A selective generation of hybrid random numbers via Android smart phones. Int J Pure Appl Math 118:311–316 Mohan K, Devi A, Nirmala Sethumadhavan M, Santhya R (2018) A selective generation of hybrid random numbers via Android smart phones. Int J Pure Appl Math 118:311–316
15.
Zurück zum Zitat Karuppusamy P (2019) Design and analysis of low-power. High-speed Baugh Wooley multiplier. J Electron 1(02):60–70 Karuppusamy P (2019) Design and analysis of low-power. High-speed Baugh Wooley multiplier. J Electron 1(02):60–70
Metadaten
Titel
FPGA Implementation of Efficient 32-Bit 3-Operand Addition Using Kogge–Stone (KS) Parallel Prefix Adder
verfasst von
Masarla Rajesh
B. Bala Tripura Sundari
Copyright-Jahr
2023
Verlag
Springer Nature Singapore
DOI
https://doi.org/10.1007/978-981-19-7753-4_22