Skip to main content
Erschienen in: Journal of Electronic Testing 2/2019

26.03.2019

Low-Cost Strategy for Bus Propagation Delay Reduction

verfasst von: M. Omaña, S. Govindaraj, C. Metra

Erschienen in: Journal of Electronic Testing | Ausgabe 2/2019

Einloggen

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

We propose a strategy to reduce the propagation delay of microprocessors’ digital bus lines at very low costs in terms of area overhead, power consumption and power-delay product. Likewise some solutions adopted in industry nowadays, our strategy inserts in the bus lines repeaters implemented as a chain of inverters with increasing size. In this paper, we derive new expressions to determine the optimum number of inverters to be used within each repeater, and the optimum number of repeaters to insert in the bus lines. Our derived expressions yield to bus implementations with significant lower cost in terms of area overhead and power consumption than alternative solutions in literature. Considering a 32 nm technology as a significant example, we show that, compared to the traditional solution that inserts repeaters implemented as a single inverter, our strategy enables reductions up to 84% in terms of area overhead, up to 65% in power consumption, and up to 66% in power-delay product. Compared to three recent alternative solutions in the literature, our strategy enables reductions up to 88% in terms of area overhead, up to 48% in power consumption, and up to 43% in power-delay product. Therefore, our approach is particularly suitable to the growing market of mobile applications that require low cost in terms of power consumption and chip area.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Weitere Produktempfehlungen anzeigen
Literatur
1.
Zurück zum Zitat Agarwal K, Sylvester D, Blaauw D (May 2005) Modeling and analysis of crosstalk noise in coupled RLC interconnects. IEEE Trans on Computer-Aided Design of Integrated Circuits and Systems 25(5):892–901CrossRef Agarwal K, Sylvester D, Blaauw D (May 2005) Modeling and analysis of crosstalk noise in coupled RLC interconnects. IEEE Trans on Computer-Aided Design of Integrated Circuits and Systems 25(5):892–901CrossRef
2.
Zurück zum Zitat Akl C, Bayoumi M (Sept 2008) Reducing interconnect delay uncertainty via hybrid polarity repeater insertion. IEEE Trans on Very Large Scale Integration (VLSI) Systems 16(9):1230–1239CrossRef Akl C, Bayoumi M (Sept 2008) Reducing interconnect delay uncertainty via hybrid polarity repeater insertion. IEEE Trans on Very Large Scale Integration (VLSI) Systems 16(9):1230–1239CrossRef
3.
Zurück zum Zitat Alizadeh A, Sarvari R (2015) On temperature dependency of delay for local, intermediate, and repeater inserted global copper interconnects. IEEE Transactions on Very Large Scale Integrtion (VLSI) Systems 23(12):3143–3147CrossRef Alizadeh A, Sarvari R (2015) On temperature dependency of delay for local, intermediate, and repeater inserted global copper interconnects. IEEE Transactions on Very Large Scale Integrtion (VLSI) Systems 23(12):3143–3147CrossRef
4.
Zurück zum Zitat El-Moursy M, Friedman E (2004) Optimum wire sizing of RLC interconnect with repeaters. Elsevier Integration, the VLSI journal 38:205–225 El-Moursy M, Friedman E (2004) Optimum wire sizing of RLC interconnect with repeaters. Elsevier Integration, the VLSI journal 38:205–225
5.
Zurück zum Zitat Ghoneima M, Ismail Y (2005) Optimum Positionaing of interleaved repeaters in bidirectional buses. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 24(3):461–469CrossRef Ghoneima M, Ismail Y (2005) Optimum Positionaing of interleaved repeaters in bidirectional buses. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems 24(3):461–469CrossRef
6.
Zurück zum Zitat Kahng AB, Muddu S, Sarto E (1999) Interconnect optimization strategies for high-performance VLSI designs. In Proc of IEEE Int Conf on VLSI Design Kahng AB, Muddu S, Sarto E (1999) Interconnect optimization strategies for high-performance VLSI designs. In Proc of IEEE Int Conf on VLSI Design
7.
Zurück zum Zitat Karthikeyan A, Mallick PS (2017) Optimization techniques for CNT based VLSI interconnects—a review. Journal of Circuits, Systems and Computers 26(3):1730002CrossRef Karthikeyan A, Mallick PS (2017) Optimization techniques for CNT based VLSI interconnects—a review. Journal of Circuits, Systems and Computers 26(3):1730002CrossRef
8.
Zurück zum Zitat Karthikeyan A, Mallick PS (October 2017) High-speed and low-power repeater for VLSI interconnects. J Semicond 38(10):105006CrossRef Karthikeyan A, Mallick PS (October 2017) High-speed and low-power repeater for VLSI interconnects. J Semicond 38(10):105006CrossRef
9.
Zurück zum Zitat Metra C, Rossi D, Omaña M, Jas A, Galivanche R (2008) Function-inherent code checking: a new low cost on-line testing approach for high performance microprocessor control logic. In Proc IEEE European Test Symposium:171–176 Metra C, Rossi D, Omaña M, Jas A, Galivanche R (2008) Function-inherent code checking: a new low cost on-line testing approach for high performance microprocessor control logic. In Proc IEEE European Test Symposium:171–176
10.
Zurück zum Zitat Muddu S, Sarto E, Hofmann M, Bashteen A (1998) Repeater and interconnect strategies for high-performance physical designs. In Proc of XI Brazilian Symp on Integrated Circuit Design:226–231 Muddu S, Sarto E, Hofmann M, Bashteen A (1998) Repeater and interconnect strategies for high-performance physical designs. In Proc of XI Brazilian Symp on Integrated Circuit Design:226–231
11.
Zurück zum Zitat Murali S et al (2005) Analysis of error recovery schemes for networks on chips. IEEE Design &Test of Computers 22:434–442CrossRef Murali S et al (2005) Analysis of error recovery schemes for networks on chips. IEEE Design &Test of Computers 22:434–442CrossRef
12.
Zurück zum Zitat Pamunuwa D, Tenhuen H (2001) Repeater insertion to minimize delay in Couppled interconnects. In Proc of IEEE Int Conf on VLSI Design:513–517 Pamunuwa D, Tenhuen H (2001) Repeater insertion to minimize delay in Couppled interconnects. In Proc of IEEE Int Conf on VLSI Design:513–517
13.
Zurück zum Zitat Petrucci V, Carrera EV, Loques O, Leite JCB, Mossé D (2011) Optimized Management of Power and Performance for virtualized heterogeneous server clusters. In Proc of IEEE/ACM International Symp On Cluster, Cloud and Grid Computing (CCGrid):23–32 Petrucci V, Carrera EV, Loques O, Leite JCB, Mossé D (2011) Optimized Management of Power and Performance for virtualized heterogeneous server clusters. In Proc of IEEE/ACM International Symp On Cluster, Cloud and Grid Computing (CCGrid):23–32
15.
Zurück zum Zitat Rabaey JM, Chandrakasan AP, Nikolic B (2003) Digital integrated circuit, design perapective. Prentice Hall Rabaey JM, Chandrakasan AP, Nikolic B (2003) Digital integrated circuit, design perapective. Prentice Hall
16.
Zurück zum Zitat Rossi D, Nieuwland AK, Katoch A, Metra C (2005) Exploiting ECC redundancy to minimize crosstalk impact. IEEE Design & Test of Computers 22:59–70CrossRef Rossi D, Nieuwland AK, Katoch A, Metra C (2005) Exploiting ECC redundancy to minimize crosstalk impact. IEEE Design & Test of Computers 22:59–70CrossRef
17.
Zurück zum Zitat Sridhara SR, Shanbhag NR (May 2007) Coding for reliable on-Chip buses: a class of fundamental bounds and practical codes. IEEE Trans on Computer-Aided Design of Integrated Circuits and Systems 26(5):977–982CrossRef Sridhara SR, Shanbhag NR (May 2007) Coding for reliable on-Chip buses: a class of fundamental bounds and practical codes. IEEE Trans on Computer-Aided Design of Integrated Circuits and Systems 26(5):977–982CrossRef
18.
Zurück zum Zitat Xuebin W, Zhiyuan Y (April 2011) Efficient Codedc designs for crosstalk avoidance codes based on numeral systems. IEEE Trans on Very Large Scale Integrion (VLSI) Systems 19(4):548–558CrossRef Xuebin W, Zhiyuan Y (April 2011) Efficient Codedc designs for crosstalk avoidance codes based on numeral systems. IEEE Trans on Very Large Scale Integrion (VLSI) Systems 19(4):548–558CrossRef
19.
Zurück zum Zitat Zangeneh M, Nasser M (2009) An analytical delay reduction strategy for buffer-inserted global interconnects in VDSM technologies. in Proc IEEE European Conference on Circuit Theory and Design Zangeneh M, Nasser M (2009) An analytical delay reduction strategy for buffer-inserted global interconnects in VDSM technologies. in Proc IEEE European Conference on Circuit Theory and Design
Metadaten
Titel
Low-Cost Strategy for Bus Propagation Delay Reduction
verfasst von
M. Omaña
S. Govindaraj
C. Metra
Publikationsdatum
26.03.2019
Verlag
Springer US
Erschienen in
Journal of Electronic Testing / Ausgabe 2/2019
Print ISSN: 0923-8174
Elektronische ISSN: 1573-0727
DOI
https://doi.org/10.1007/s10836-019-05787-y

Weitere Artikel der Ausgabe 2/2019

Journal of Electronic Testing 2/2019 Zur Ausgabe

Neuer Inhalt