Skip to main content

2024 | OriginalPaper | Buchkapitel

Multiplier Design for the Modulo Set \(\left\{ {2^{n} - 1,2^{n} ,2^{n + 1} - 1} \right\}\) and Its Application in DCT for HEVC

verfasst von : P. Kopperundevi, M. Surya Prakash

Erschienen in: Advances in VLSI, Signal Processing, Power Electronics, IoT, Communication and Embedded Systems

Verlag: Springer Nature Singapore

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

The Residue Number System (RNS) is a non-weighted number system. Because of its inherent parallelism, it has been extensively studied and used in Digital Signal Processing (DSP) systems. A key arithmetic operation in residue-based real-time computing system is modulo multiplication. For small moduli, ROM-based structures are better at realizing multipliers. Implementations with arithmetic components are more for medium and large moduli due to the exponential growth of ROM sizes. The new modular multiplier introduced in this paper is capable of easily handling medium and large moduli. The multiplier unit is proposed in this paper using shift and add, followed by the modulo operation. The implementation results show that our proposed design outperforms existing architectures in terms of area and power consumption when using the TSMC-180 nm CMOS Technology. When compared to existing works, our proposed multiplier saves 86% to 93% of area and 65% to 83% of power. The proposed multiplier improves the existing DCT architecture by 18% in terms of area.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literatur
1.
Zurück zum Zitat Shibu M (2007) Modulo adders, multipliers and shared-moduli architectures for moduli of type Shibu M (2007) Modulo adders, multipliers and shared-moduli architectures for moduli of type
2.
Zurück zum Zitat Chaves R, Sousa L (2007) Improving residue number system multiplication with more balanced moduli sets and enhanced modular arithmetic structures. IET Comput Digital Tech 1(5):472–480CrossRef Chaves R, Sousa L (2007) Improving residue number system multiplication with more balanced moduli sets and enhanced modular arithmetic structures. IET Comput Digital Tech 1(5):472–480CrossRef
4.
Zurück zum Zitat Patronik P, Piestrak SJ (2017) Hardware/Software Approach to Designing Low-Power RNS-Enhanced Arithmetic Units. IEEE Trans Circuits Syst I Regul Pap 64(5):1031–1039CrossRef Patronik P, Piestrak SJ (2017) Hardware/Software Approach to Designing Low-Power RNS-Enhanced Arithmetic Units. IEEE Trans Circuits Syst I Regul Pap 64(5):1031–1039CrossRef
5.
Zurück zum Zitat Hiasat A (2018) Sign detector for the extended four-moduli set{2n-1,2n+1,22n+1,2n+k}. IET Comput Digital Tech 12(2):39–43CrossRef Hiasat A (2018) Sign detector for the extended four-moduli set{2n-1,2n+1,22n+1,2n+k}. IET Comput Digital Tech 12(2):39–43CrossRef
6.
Zurück zum Zitat Efstathiou C,Vergos HT, Dimitrakopoulos G, Nikolos D (2005) Efficient diminished-1 modulo 2n+1 multipliers, IEEE Transactions on Computers, 54(4), pp 491–496 Efstathiou C,Vergos HT, Dimitrakopoulos G, Nikolos D (2005) Efficient diminished-1 modulo 2n+1 multipliers, IEEE Transactions on Computers, 54(4), pp 491–496
7.
Zurück zum Zitat Chen JW, Yao RH, and Wu WJ, Efficient Modulo 2n + 1 Multipliers, IEEE Transactions on Very Large Scale Integration (VLSI) Systems Chen JW, Yao RH, and Wu WJ, Efficient Modulo 2n + 1 Multipliers, IEEE Transactions on Very Large Scale Integration (VLSI) Systems
8.
Zurück zum Zitat Zimmermann R, “Efficient VLSI implementation of modulo 2n±1 addition and multiplication. In Proceedings 14th IEEE Symposium on Computer Arithmetic (Cat. No.99CB36336), 4, pp 158–167 Zimmermann R, “Efficient VLSI implementation of modulo 2n±1 addition and multiplication. In Proceedings 14th IEEE Symposium on Computer Arithmetic (Cat. No.99CB36336), 4, pp 158–167
9.
Zurück zum Zitat Soderstrand M, Vernia C (1980) A High-Speed Low-Cost Modulo Pi Multiplier with RNS Arithmetic Application. Proc IEEE 68:529–532CrossRef Soderstrand M, Vernia C (1980) A High-Speed Low-Cost Modulo Pi Multiplier with RNS Arithmetic Application. Proc IEEE 68:529–532CrossRef
10.
Zurück zum Zitat Jullien GA (1980) Implementation of Multiplication, Modulo a Prime Number, with Applications to Theoretic Transforms. IEEE Trans Computers 29(10):899–905CrossRef Jullien GA (1980) Implementation of Multiplication, Modulo a Prime Number, with Applications to Theoretic Transforms. IEEE Trans Computers 29(10):899–905CrossRef
11.
Zurück zum Zitat Radhakrishnan D, Yuan Y (1992) Novel Approaches to the Design of VLSI RNS Multipliers, IEEE Trans. Circuits and Systems-II: Analog and Digital Signal Processing 39:52–57MATH Radhakrishnan D, Yuan Y (1992) Novel Approaches to the Design of VLSI RNS Multipliers, IEEE Trans. Circuits and Systems-II: Analog and Digital Signal Processing 39:52–57MATH
12.
Zurück zum Zitat Dugdale M (1994) Residue Multipliers Using Factored Decomposition", IEEE Trans. Circuits and Systems-II: Analog and Digital Signal Processing 41:623–627MATH Dugdale M (1994) Residue Multipliers Using Factored Decomposition", IEEE Trans. Circuits and Systems-II: Analog and Digital Signal Processing 41:623–627MATH
13.
Zurück zum Zitat Vinogradov IM (1955) An Introduction to the Theory of Numbers. Pergamon Press, New York Vinogradov IM (1955) An Introduction to the Theory of Numbers. Pergamon Press, New York
14.
Zurück zum Zitat Di Claudio E, Piazza F, Orlandi G (May1995) Fast Combinatorial RNS Processors for DSP Applications. IEEE Trans. Computers 44(5):624–633CrossRefMATH Di Claudio E, Piazza F, Orlandi G (May1995) Fast Combinatorial RNS Processors for DSP Applications. IEEE Trans. Computers 44(5):624–633CrossRefMATH
15.
Zurück zum Zitat Sze V, Budagavi M, GJS. Editors (2014) High Efficiency Video Coding (HEVC). Cham: Springer International Publishing Sze V, Budagavi M, GJS. Editors (2014) High Efficiency Video Coding (HEVC). Cham: Springer International Publishing
16.
Zurück zum Zitat Mohan PVA (2007) RNS-to-binary converter for a new three-moduli set {2n-1, 2n, 2n+1–1}. IEEE Trans. Circuits Syst. II, Exp. Briefs, 54(9), pp 775–779 Mohan PVA (2007) RNS-to-binary converter for a new three-moduli set {2n-1, 2n, 2n+1–1}. IEEE Trans. Circuits Syst. II, Exp. Briefs, 54(9), pp 775–779
17.
Zurück zum Zitat Singhadia A, Bante P, Chakrabarti I (2019) A Novel Algorithmic Approach for Efficient Realization of 2-DCT Architecture for HEVC. IEEE Trans Consum Electron 65(3):264–273CrossRef Singhadia A, Bante P, Chakrabarti I (2019) A Novel Algorithmic Approach for Efficient Realization of 2-DCT Architecture for HEVC. IEEE Trans Consum Electron 65(3):264–273CrossRef
Metadaten
Titel
Multiplier Design for the Modulo Set and Its Application in DCT for HEVC
verfasst von
P. Kopperundevi
M. Surya Prakash
Copyright-Jahr
2024
Verlag
Springer Nature Singapore
DOI
https://doi.org/10.1007/978-981-99-4444-6_3

Neuer Inhalt