Skip to main content
Erschienen in: Microsystem Technologies 2/2022

13.08.2019 | Technical Paper

FPGA implementation of high performance digital down converter for software defined radio

verfasst von: Debarshi Datta, Partha Mitra, Himadri Sekhar Dutta

Erschienen in: Microsystem Technologies | Ausgabe 2/2022

Einloggen

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

Digital down converter (DDC) is one of the crucial components in digital radio receiver. The working function of DDC is to convert the frequency translation from Intermediate Frequency (IF) band to baseband signal. This paper briefs a hardware efficient DDC architecture which is made of COordinate Rotation Digital Computer (CORDIC) processor act as a digital oscillator followed by multi-stage Cascaded Integrator Comb (CIC) performs as a high rate decimation filter and then Multi-channel Systolic Finite Impulse Response (MSFIR) decimation filter allows perfect output. All of these components of the proposed DDC architecture have been designed in Xilinx ISE 14.7 simulator using optimization techniques and targeted to the Xilinx Kintex-7 Field Programmable Gate Array (FPGA) device. Implementation of DDC on FPGA provides high flexibility, moderate cost and customizability. The result analysis of the proposed DDC model is superior to the similar design with regard to area, operating speed and power consumption. The implemented DDC design is used to transform input bandwidth from about 70 MHz to 137 kHz, matching in Software Defined Radio (SDR) system requirements.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Literatur
Zurück zum Zitat Altera Corporation (2017) AN639: Inferring stratix V DSP blocks for FIR filtering applications Altera Corporation (2017) AN639: Inferring stratix V DSP blocks for FIR filtering applications
Zurück zum Zitat Das S, Maity R, Maity NP (2018) VLSI-based pipeline architecture for reversible image watermarking by difference expansion with high-level synthesis approach, circuit. Circuit Syst Signal Process 37(4):1575–1593CrossRef Das S, Maity R, Maity NP (2018) VLSI-based pipeline architecture for reversible image watermarking by difference expansion with high-level synthesis approach, circuit. Circuit Syst Signal Process 37(4):1575–1593CrossRef
Zurück zum Zitat Datta D, Mitra P, Dutta HS (2019) Implementation of universal modulator using CORDIC architecture in FPGA. In: Mandal J, Mukhopadhyay S, Dutta P, Dasgupta K (eds) Computational intelligence, communications, and business analytics. CICBA 2018. Communications in computer and information science, vol 1030, chapter 34. Springer, Singapore, pp 434–441. https://doi.org/10.1007/978-981-13-8578-0_34CrossRef Datta D, Mitra P, Dutta HS (2019) Implementation of universal modulator using CORDIC architecture in FPGA. In: Mandal J, Mukhopadhyay S, Dutta P, Dasgupta K (eds) Computational intelligence, communications, and business analytics. CICBA 2018. Communications in computer and information science, vol 1030, chapter 34. Springer, Singapore, pp 434–441. https://​doi.​org/​10.​1007/​978-981-13-8578-0_​34CrossRef
Zurück zum Zitat Fei-yu L, Wei-ming Q, Yan-yu W, Tai-lian L, Jin F, Jian-chuan Z (2009) Efficient WCDMA digital down converter design using system generator. In: IEEE international conference on space science and communication, 2009, pp 89–92 Fei-yu L, Wei-ming Q, Yan-yu W, Tai-lian L, Jin F, Jian-chuan Z (2009) Efficient WCDMA digital down converter design using system generator. In: IEEE international conference on space science and communication, 2009, pp 89–92
Zurück zum Zitat Hogenauer EB (1981) An economical class of digital filters for decimation and interpolation. IEEE Trans Acoust Speech Signal Process 29(2):155–162CrossRef Hogenauer EB (1981) An economical class of digital filters for decimation and interpolation. IEEE Trans Acoust Speech Signal Process 29(2):155–162CrossRef
Zurück zum Zitat Liu X, Yan X, Wang Z, Deng Q (2017) Design and FPGA implementation of a reconfigurable digital down converter for wideband applications. IEEE Trans VLSI Syst 25(12):3548–3552CrossRef Liu X, Yan X, Wang Z, Deng Q (2017) Design and FPGA implementation of a reconfigurable digital down converter for wideband applications. IEEE Trans VLSI Syst 25(12):3548–3552CrossRef
Zurück zum Zitat Loehning M, Hentschel T, Fettweis G (2000) Digital down conversion in software radio terminals. In: 10th European signal processing conference, vol. 3, 2000, Finland Loehning M, Hentschel T, Fettweis G (2000) Digital down conversion in software radio terminals. In: 10th European signal processing conference, vol. 3, 2000, Finland
Zurück zum Zitat Obradović V, Okiljević P, Kozić N, Ivković D (2016) Practical implementation of digital down conversion for wideband direction finder on FPGA. Sci Tech Rev 66(4):40–46CrossRef Obradović V, Okiljević P, Kozić N, Ivković D (2016) Practical implementation of digital down conversion for wideband direction finder on FPGA. Sci Tech Rev 66(4):40–46CrossRef
Zurück zum Zitat Park SY, Meher PK (2014) Efficient FPGA and ASIC realizations of a DA-based reconfigurable FIR digital filter. IEEE Trans Circuits Syst II 61(7):511–515CrossRef Park SY, Meher PK (2014) Efficient FPGA and ASIC realizations of a DA-based reconfigurable FIR digital filter. IEEE Trans Circuits Syst II 61(7):511–515CrossRef
Zurück zum Zitat Volder JE (1959) The CORDIC trigonometric computing technique. IRE Trans Electron Comput 8:330–334CrossRef Volder JE (1959) The CORDIC trigonometric computing technique. IRE Trans Electron Comput 8:330–334CrossRef
Zurück zum Zitat Wolf W (2004) FPGA-based system design. Prentice-Hall, Englewood Cliffs Wolf W (2004) FPGA-based system design. Prentice-Hall, Englewood Cliffs
Metadaten
Titel
FPGA implementation of high performance digital down converter for software defined radio
verfasst von
Debarshi Datta
Partha Mitra
Himadri Sekhar Dutta
Publikationsdatum
13.08.2019
Verlag
Springer Berlin Heidelberg
Erschienen in
Microsystem Technologies / Ausgabe 2/2022
Print ISSN: 0946-7076
Elektronische ISSN: 1432-1858
DOI
https://doi.org/10.1007/s00542-019-04579-w

Weitere Artikel der Ausgabe 2/2022

Microsystem Technologies 2/2022 Zur Ausgabe

Editorial

Preface

Neuer Inhalt