Skip to main content
Erschienen in: Journal of Electronic Testing 6/2007

01.12.2007

Estimation of Test Metrics for the Optimisation of Analogue Circuit Testing

verfasst von: Ahcène Bounceur, Salvador Mir, Emmanuel Simeu, Luis Rolíndez

Erschienen in: Journal of Electronic Testing | Ausgabe 6/2007

Einloggen

Aktivieren Sie unsere intelligente Suche, um passende Fachinhalte oder Patente zu finden.

search-config
loading …

Abstract

The estimation of test metrics such as defect level, test yield or yield loss is important in order to quantify the quality and cost of a test approach. For design-for-test purposes, this is important in order to select the best test measurements but this must be done at the design stage, before production test data is made available. In the analogue domain, previous works have considered the estimation of these metrics for the case of single faults, either catastrophic or parametric. The consideration of single parametric faults is sensitive for a production test technique if the design is robust. However, in the case that production test limits are tight, test escapes resulting from multiple parametric deviations may become important. In addition, aging mechanisms result in field failures that are often caused by multiple parametric deviations. In this paper, we will consider the estimation of analogue test metrics under the presence of multiple parametric deviations (or process deviations) and under the presence of faults. A statistical model of a circuit is used for setting test limits under process deviations as a trade-off between test metrics calculated at the design stage. This model is obtained from a Monte Carlo circuit simulation, assuming Gaussian probability density functions (PDFs) for the parameter and performance deviations. After setting the test limits considering process deviations, the test metrics are calculated under the presence of catastrophic and parametric single faults for different potential test measurements. We will illustrate the technique for the case of a fully differential operational amplifier, proving the validity in the case of this circuit of the Gaussian PDF.

Sie haben noch keine Lizenz? Dann Informieren Sie sich jetzt über unsere Produkte:

Springer Professional "Wirtschaft+Technik"

Online-Abonnement

Mit Springer Professional "Wirtschaft+Technik" erhalten Sie Zugriff auf:

  • über 102.000 Bücher
  • über 537 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Maschinenbau + Werkstoffe
  • Versicherung + Risiko

Jetzt Wissensvorsprung sichern!

Springer Professional "Technik"

Online-Abonnement

Mit Springer Professional "Technik" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 390 Zeitschriften

aus folgenden Fachgebieten:

  • Automobil + Motoren
  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Elektrotechnik + Elektronik
  • Energie + Nachhaltigkeit
  • Maschinenbau + Werkstoffe




 

Jetzt Wissensvorsprung sichern!

Springer Professional "Wirtschaft"

Online-Abonnement

Mit Springer Professional "Wirtschaft" erhalten Sie Zugriff auf:

  • über 67.000 Bücher
  • über 340 Zeitschriften

aus folgenden Fachgebieten:

  • Bauwesen + Immobilien
  • Business IT + Informatik
  • Finance + Banking
  • Management + Führung
  • Marketing + Vertrieb
  • Versicherung + Risiko




Jetzt Wissensvorsprung sichern!

Weitere Produktempfehlungen anzeigen
Fußnoten
1
This takes about 10 s using the processor Intel Pentium M, 1.73GHz, memory of 1Go.
 
2
SunOS machine, model SUNW, Sun-Blade-2500-S with a CPU UltraSPARC-IIIi and a memory of 2Go.
 
Literatur
1.
Zurück zum Zitat Ben-Hamida N, Kaminska B (1993) Analog circuit testing based on sensitivity computation. In: IEEE international test conferece (ITC). Baltimore, pp 652–661, October Ben-Hamida N, Kaminska B (1993) Analog circuit testing based on sensitivity computation. In: IEEE international test conferece (ITC). Baltimore, pp 652–661, October
2.
Zurück zum Zitat Bounceur A, Mir S, Rolíndez L, Simeu E (2007) CAT platform for analogue and mixed-signal test evaluation and optimization. Chapter in research trends in VLSI and systems on chip. In: De Micheli G, Mir S, Reis R (eds) Springer science+business media (in press) Bounceur A, Mir S, Rolíndez L, Simeu E (2007) CAT platform for analogue and mixed-signal test evaluation and optimization. Chapter in research trends in VLSI and systems on chip. In: De Micheli G, Mir S, Reis R (eds) Springer science+business media (in press)
3.
Zurück zum Zitat Cramér H (1999) Mathematical methods of statistics. Princeton landmarks in mathematics. Princeton University Press, Princeton Cramér H (1999) Mathematical methods of statistics. Princeton landmarks in mathematics. Princeton University Press, Princeton
4.
Zurück zum Zitat De Sousa JT, Goncalves FM, Teixeira JP, Marzocca C, Corsi F, Williams TW (1996). Defect level evaluation in an IC design environment. In IEEE Trans Comput-Aided Des Integr Circuits Syst 15(10):1286–1293CrossRef De Sousa JT, Goncalves FM, Teixeira JP, Marzocca C, Corsi F, Williams TW (1996). Defect level evaluation in an IC design environment. In IEEE Trans Comput-Aided Des Integr Circuits Syst 15(10):1286–1293CrossRef
5.
Zurück zum Zitat IEEE Std (1994) IEEE standard for digitizing waveform recorders. IEEE Press, New York, pp 1057–1994 IEEE Std (1994) IEEE standard for digitizing waveform recorders. IEEE Press, New York, pp 1057–1994
6.
Zurück zum Zitat Saab K, Ben Hamida N, Kaminska B (2000) Parametric fault simulation and test vector generation. In: IEEE design and test conference in Europe (DATE). IEEE, Piscataway, pp 650–656CrossRef Saab K, Ben Hamida N, Kaminska B (2000) Parametric fault simulation and test vector generation. In: IEEE design and test conference in Europe (DATE). IEEE, Piscataway, pp 650–656CrossRef
7.
Zurück zum Zitat Sunter S, Nagi N (1999) Test metrics for analog parametric faults. In: Proceedings VLSI test symposium (VTS). IEEE, Piscataway pp 226–234 Sunter S, Nagi N (1999) Test metrics for analog parametric faults. In: Proceedings VLSI test symposium (VTS). IEEE, Piscataway pp 226–234
8.
Zurück zum Zitat Zjajo A, Pineda de Gyvez J, Gronthoud G (2005) A quasi-static approach detection and simulation of parametric faults in analog and mixed-signal circuits. In: 11th IEEE international mixed-signals testing workshop (IMSTW). Cannes, pp 155–164, June Zjajo A, Pineda de Gyvez J, Gronthoud G (2005) A quasi-static approach detection and simulation of parametric faults in analog and mixed-signal circuits. In: 11th IEEE international mixed-signals testing workshop (IMSTW). Cannes, pp 155–164, June
Metadaten
Titel
Estimation of Test Metrics for the Optimisation of Analogue Circuit Testing
verfasst von
Ahcène Bounceur
Salvador Mir
Emmanuel Simeu
Luis Rolíndez
Publikationsdatum
01.12.2007
Verlag
Springer US
Erschienen in
Journal of Electronic Testing / Ausgabe 6/2007
Print ISSN: 0923-8174
Elektronische ISSN: 1573-0727
DOI
https://doi.org/10.1007/s10836-007-5006-6

Weitere Artikel der Ausgabe 6/2007

Journal of Electronic Testing 6/2007 Zur Ausgabe

EditorialNotes

Guest Editorial

EditorialNotes

Editorial

Neuer Inhalt